2 * Copyright (c) 2003-2012 Broadcom Corporation
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in
13 * the documentation and/or other materials provided with the
16 * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
18 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29 #include <sys/cdefs.h>
30 __FBSDID("$FreeBSD$");
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 #include <sys/types.h>
35 #include <sys/kernel.h>
36 #include <sys/module.h>
37 #include <sys/malloc.h>
39 #include <sys/endian.h>
41 #include <sys/pciio.h>
44 #include <vm/vm_param.h>
47 #include <dev/pci/pcivar.h>
48 #include <dev/pci/pcireg.h>
49 #include <dev/pci/pci_private.h>
51 #include <dev/uart/uart.h>
52 #include <dev/uart/uart_bus.h>
53 #include <dev/uart/uart_cpu.h>
55 #include <dev/ofw/openfirm.h>
56 #include <dev/ofw/ofw_bus.h>
57 #include <dev/ofw/ofw_bus_subr.h>
59 #include <machine/bus.h>
60 #include <machine/md_var.h>
61 #include <machine/intr_machdep.h>
62 #include <machine/cpuregs.h>
64 #include <mips/nlm/hal/haldefs.h>
65 #include <mips/nlm/interrupt.h>
66 #include <mips/nlm/hal/iomap.h>
67 #include <mips/nlm/hal/mips-extns.h>
68 #include <mips/nlm/hal/pic.h>
69 #include <mips/nlm/hal/bridge.h>
70 #include <mips/nlm/hal/gbu.h>
71 #include <mips/nlm/hal/pcibus.h>
72 #include <mips/nlm/hal/uart.h>
73 #include <mips/nlm/xlp.h>
79 xlp_pci_attach(device_t dev)
81 struct pci_devinfo *dinfo;
83 int maxslots, s, f, pcifunchigh, irq;
84 int busno, node, devoffset;
89 * The on-chip devices are on a bus that is almost, but not
90 * quite, completely like PCI. Add those things by hand.
92 pcib = device_get_parent(dev);
93 busno = pcib_get_bus(dev);
94 maxslots = PCIB_MAXSLOTS(pcib);
95 for (s = 0; s <= maxslots; s++) {
98 hdrtype = PCIB_READ_CONFIG(pcib, busno, s, f, PCIR_HDRTYPE, 1);
99 if ((hdrtype & PCIM_HDRTYPE) > PCI_MAXHDRTYPE)
101 if (hdrtype & PCIM_MFDEV)
102 pcifunchigh = PCI_FUNCMAX;
104 for (f = 0; f <= pcifunchigh; f++) {
105 devoffset = XLP_HDR_OFFSET(node, 0, s % 8, f);
106 if (!nlm_dev_exists(devoffset))
109 /* Find if there is a desc for the SoC device */
110 devid = PCIB_READ_CONFIG(pcib, busno, s, f, PCIR_DEVICE, 2);
112 /* Skip devices that don't have a proper PCI header */
114 case PCI_DEVICE_ID_NLM_ICI:
115 case PCI_DEVICE_ID_NLM_PIC:
116 case PCI_DEVICE_ID_NLM_FMN:
117 case PCI_DEVICE_ID_NLM_UART:
118 case PCI_DEVICE_ID_NLM_I2C:
119 case PCI_DEVICE_ID_NLM_NOR:
120 case PCI_DEVICE_ID_NLM_MMC:
122 case PCI_DEVICE_ID_NLM_EHCI:
123 irq = PIC_USB_IRQ(f);
124 PCIB_WRITE_CONFIG(pcib, busno, s, f,
125 XLP_PCI_DEVSCRATCH_REG0 << 2,
128 dinfo = pci_read_device(pcib, pcib_get_domain(dev),
129 busno, s, f, sizeof(*dinfo));
130 pci_add_child(dev, dinfo);
133 return (bus_generic_attach(dev));
137 xlp_pci_probe(device_t dev)
141 pcib = device_get_parent(dev);
143 * Only the top level bus has SoC devices, leave the rest to
146 if (strcmp(device_get_nameunit(pcib), "pcib0") != 0)
148 device_set_desc(dev, "XLP SoCbus");
149 return (BUS_PROBE_DEFAULT);
152 static devclass_t pci_devclass;
153 static device_method_t xlp_pci_methods[] = {
154 /* Device interface */
155 DEVMETHOD(device_probe, xlp_pci_probe),
156 DEVMETHOD(device_attach, xlp_pci_attach),
160 DEFINE_CLASS_1(pci, xlp_pci_driver, xlp_pci_methods, sizeof(struct pci_softc),
162 DRIVER_MODULE(xlp_pci, pcib, xlp_pci_driver, pci_devclass, 0, 0);
165 xlp_pcib_probe(device_t dev)
168 if (ofw_bus_is_compatible(dev, "netlogic,xlp-pci")) {
169 device_set_desc(dev, "XLP PCI bus");
170 return (BUS_PROBE_DEFAULT);
176 xlp_pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
180 case PCIB_IVAR_DOMAIN:
191 xlp_pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t result)
194 case PCIB_IVAR_DOMAIN:
203 xlp_pcib_maxslots(device_t dev)
206 return (PCI_SLOTMAX);
210 xlp_pcib_read_config(device_t dev, u_int b, u_int s, u_int f,
211 u_int reg, int width)
215 int regindex = reg/sizeof(uint32_t);
217 cfgaddr = nlm_pcicfg_base(XLP_HDR_OFFSET(0, b, s, f));
218 if ((width == 2) && (reg & 1))
220 else if ((width == 4) && (reg & 3))
224 * The intline and int pin of SoC devices are DOA, except
225 * for bridges (slot %8 == 1).
226 * use the values we stashed in a writable PCI scratch reg.
228 if (b == 0 && regindex == 0xf && s % 8 > 1)
229 regindex = XLP_PCI_DEVSCRATCH_REG0;
231 data = nlm_read_pci_reg(cfgaddr, regindex);
233 return ((data >> ((reg & 3) << 3)) & 0xff);
235 return ((data >> ((reg & 3) << 3)) & 0xffff);
241 xlp_pcib_write_config(device_t dev, u_int b, u_int s, u_int f,
242 u_int reg, u_int32_t val, int width)
246 int regindex = reg / sizeof(uint32_t);
248 cfgaddr = nlm_pcicfg_base(XLP_HDR_OFFSET(0, b, s, f));
249 if ((width == 2) && (reg & 1))
251 else if ((width == 4) && (reg & 3))
255 data = nlm_read_pci_reg(cfgaddr, regindex);
256 data = (data & ~(0xff << ((reg & 3) << 3))) |
257 (val << ((reg & 3) << 3));
258 } else if (width == 2) {
259 data = nlm_read_pci_reg(cfgaddr, regindex);
260 data = (data & ~(0xffff << ((reg & 3) << 3))) |
261 (val << ((reg & 3) << 3));
267 * use shadow reg for intpin/intline which are dead
269 if (b == 0 && regindex == 0xf && s % 8 > 1)
270 regindex = XLP_PCI_DEVSCRATCH_REG0;
271 nlm_write_pci_reg(cfgaddr, regindex, data);
275 * Enable byte swap in hardware when compiled big-endian.
276 * Programs a link's PCIe SWAP regions from the link's IO and MEM address
280 xlp_pcib_hardware_swap_enable(int node, int link)
282 #if BYTE_ORDER == BIG_ENDIAN
283 uint64_t bbase, linkpcibase;
287 pcieoffset = XLP_IO_PCIE_OFFSET(node, link);
288 if (!nlm_dev_exists(pcieoffset))
291 bbase = nlm_get_bridge_regbase(node);
292 linkpcibase = nlm_pcicfg_base(pcieoffset);
293 bar = nlm_read_bridge_reg(bbase, BRIDGE_PCIEMEM_BASE0 + link);
294 nlm_write_pci_reg(linkpcibase, PCIE_BYTE_SWAP_MEM_BASE, bar);
296 bar = nlm_read_bridge_reg(bbase, BRIDGE_PCIEMEM_LIMIT0 + link);
297 nlm_write_pci_reg(linkpcibase, PCIE_BYTE_SWAP_MEM_LIM, bar | 0xFFF);
299 bar = nlm_read_bridge_reg(bbase, BRIDGE_PCIEIO_BASE0 + link);
300 nlm_write_pci_reg(linkpcibase, PCIE_BYTE_SWAP_IO_BASE, bar);
302 bar = nlm_read_bridge_reg(bbase, BRIDGE_PCIEIO_LIMIT0 + link);
303 nlm_write_pci_reg(linkpcibase, PCIE_BYTE_SWAP_IO_LIM, bar | 0xFFF);
308 xlp_pcib_attach(device_t dev)
312 /* enable hardware swap on all nodes/links */
313 for (node = 0; node < XLP_MAX_NODES; node++)
314 for (link = 0; link < 4; link++)
315 xlp_pcib_hardware_swap_enable(node, link);
317 device_add_child(dev, "pci", -1);
318 bus_generic_attach(dev);
323 * XLS PCIe can have upto 4 links, and each link has its on IRQ
324 * Find the link on which the device is on
327 xlp_pcie_link(device_t pcib, device_t dev)
329 device_t parent, tmp;
331 /* find the lane on which the slot is connected to */
334 parent = device_get_parent(tmp);
335 if (parent == NULL || parent == pcib) {
336 device_printf(dev, "Cannot find parent bus\n");
339 if (strcmp(device_get_nameunit(parent), "pci0") == 0)
343 return (pci_get_function(tmp));
347 xlp_alloc_msi(device_t pcib, device_t dev, int count, int maxcount, int *irqs)
352 * Each link has 32 MSIs that can be allocated, but for now
353 * we only support one device per link.
354 * msi_alloc() equivalent is needed when we start supporting
355 * bridges on the PCIe link.
357 link = xlp_pcie_link(pcib, dev);
362 * encode the irq so that we know it is a MSI interrupt when we
365 for (i = 0; i < count; i++)
366 irqs[i] = 64 + link * 32 + i;
372 xlp_release_msi(device_t pcib, device_t dev, int count, int *irqs)
378 xlp_map_msi(device_t pcib, device_t dev, int irq, uint64_t *addr,
384 device_printf(dev, "%s: map_msi for irq %d - ignored",
385 device_get_nameunit(pcib), irq);
388 link = (irq - 64) / 32;
389 *addr = MIPS_MSI_ADDR(0);
390 *data = MIPS_MSI_DATA(PIC_PCIE_IRQ(link));
395 bridge_pcie_ack(int irq, void *arg)
401 reg = PCIE_MSI_STATUS;
405 base = nlm_pcicfg_base(XLP_IO_PCIE0_OFFSET(node));
408 base = nlm_pcicfg_base(XLP_IO_PCIE1_OFFSET(node));
411 base = nlm_pcicfg_base(XLP_IO_PCIE2_OFFSET(node));
414 base = nlm_pcicfg_base(XLP_IO_PCIE3_OFFSET(node));
420 nlm_write_pci_reg(base, reg, 0xFFFFFFFF);
425 mips_platform_pcib_setup_intr(device_t dev, device_t child,
426 struct resource *irq, int flags, driver_filter_t *filt,
427 driver_intr_t *intr, void *arg, void **cookiep)
432 error = rman_activate_resource(irq);
435 if (rman_get_start(irq) != rman_get_end(irq)) {
436 device_printf(dev, "Interrupt allocation %lu != %lu\n",
437 rman_get_start(irq), rman_get_end(irq));
440 xlpirq = rman_get_start(irq);
444 if (strcmp(device_get_name(dev), "pcib") != 0)
448 * temporary hack for MSI, we support just one device per
449 * link, and assign the link interrupt to the device interrupt
456 if (xlpirq % 32 != 0)
461 base = nlm_pcicfg_base(XLP_IO_PCIE_OFFSET(node,link));
463 /* MSI Interrupt Vector enable at bridge's configuration */
464 nlm_write_pci_reg(base, PCIE_MSI_EN, PCIE_MSI_VECTOR_INT_EN);
466 val = nlm_read_pci_reg(base, PCIE_INT_EN0);
467 /* MSI Interrupt enable at bridge's configuration */
468 nlm_write_pci_reg(base, PCIE_INT_EN0,
469 (val | PCIE_MSI_INT_EN));
471 /* legacy interrupt disable at bridge */
472 val = nlm_read_pci_reg(base, PCIE_BRIDGE_CMD);
473 nlm_write_pci_reg(base, PCIE_BRIDGE_CMD,
474 (val | PCIM_CMD_INTxDIS));
476 /* MSI address update at bridge */
477 nlm_write_pci_reg(base, PCIE_BRIDGE_MSI_ADDRL,
479 nlm_write_pci_reg(base, PCIE_BRIDGE_MSI_ADDRH, 0);
481 val = nlm_read_pci_reg(base, PCIE_BRIDGE_MSI_CAP);
482 /* MSI capability enable at bridge */
483 nlm_write_pci_reg(base, PCIE_BRIDGE_MSI_CAP,
484 (val | (PCIM_MSICTRL_MSI_ENABLE << 16) |
485 (PCIM_MSICTRL_MMC_32 << 16)));
486 xlpirq = PIC_PCIE_IRQ(link);
489 /* if it is for real PCIe, we need to ack at bridge too */
490 if (xlpirq >= PIC_PCIE_IRQ(0) && xlpirq <= PIC_PCIE_IRQ(3))
491 xlp_set_bus_ack(xlpirq, bridge_pcie_ack, NULL);
492 cpu_establish_hardintr(device_get_name(child), filt, intr, arg,
493 xlpirq, flags, cookiep);
499 mips_platform_pcib_teardown_intr(device_t dev, device_t child,
500 struct resource *irq, void *cookie)
502 if (strcmp(device_get_name(child), "pci") == 0) {
503 /* if needed reprogram the pic to clear pcix related entry */
504 device_printf(dev, "teardown intr\n");
506 return (bus_generic_teardown_intr(dev, child, irq, cookie));
510 mips_pcib_route_interrupt(device_t bus, device_t dev, int pin)
515 * Validate requested pin number.
517 if ((pin < 1) || (pin > 4))
520 if (pci_get_bus(dev) == 0 &&
521 pci_get_vendor(dev) == PCI_VENDOR_NETLOGIC) {
522 f = pci_get_function(dev);
523 d = pci_get_slot(dev) % 8;
526 * For PCIe links, return link IRT, for other SoC devices
527 * get the IRT from its PCIe header
530 return (PIC_PCIE_IRQ(f));
532 return (255); /* use intline, don't reroute */
534 /* Regular PCI devices */
535 return (PIC_PCIE_IRQ(xlp_pcie_link(bus, dev)));
539 static device_method_t xlp_pcib_methods[] = {
540 /* Device interface */
541 DEVMETHOD(device_probe, xlp_pcib_probe),
542 DEVMETHOD(device_attach, xlp_pcib_attach),
545 DEVMETHOD(bus_read_ivar, xlp_pcib_read_ivar),
546 DEVMETHOD(bus_write_ivar, xlp_pcib_write_ivar),
547 DEVMETHOD(bus_alloc_resource, bus_generic_alloc_resource),
548 DEVMETHOD(bus_release_resource, bus_generic_release_resource),
549 DEVMETHOD(bus_activate_resource, bus_generic_activate_resource),
550 DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
551 DEVMETHOD(bus_setup_intr, mips_platform_pcib_setup_intr),
552 DEVMETHOD(bus_teardown_intr, mips_platform_pcib_teardown_intr),
555 DEVMETHOD(pcib_maxslots, xlp_pcib_maxslots),
556 DEVMETHOD(pcib_read_config, xlp_pcib_read_config),
557 DEVMETHOD(pcib_write_config, xlp_pcib_write_config),
558 DEVMETHOD(pcib_route_interrupt, mips_pcib_route_interrupt),
560 DEVMETHOD(pcib_alloc_msi, xlp_alloc_msi),
561 DEVMETHOD(pcib_release_msi, xlp_release_msi),
562 DEVMETHOD(pcib_map_msi, xlp_map_msi),
567 static driver_t xlp_pcib_driver = {
573 static devclass_t pcib_devclass;
574 DRIVER_MODULE(xlp_pcib, simplebus, xlp_pcib_driver, pcib_devclass, 0, 0);