2 * ----------------------------------------------------------------------------
3 * "THE BEER-WARE LICENSE" (Revision 42):
4 * <phk@FreeBSD.org> wrote this file. As long as you retain this notice you
5 * can do whatever you want with this stuff. If we meet some day, and you think
6 * this stuff is worth it, you can buy me a beer in return. Poul-Henning Kamp
7 * ----------------------------------------------------------------------------
11 * Driver for Siemens reference design card "Easy321-R1".
13 * This card contains a FALC54 E1/T1 framer and a MUNICH32X 32-channel HDLC
16 * The driver supports E1 mode with up to 31 channels. We send CRC4 but don't
19 * The FALC54 and MUNICH32X have far too many registers and weird modes for
20 * comfort, so I have not bothered typing it all into a "fooreg.h" file,
21 * you will (badly!) need the documentation anyway if you want to mess with
25 #include <sys/cdefs.h>
26 __FBSDID("$FreeBSD$");
29 * Stuff to describe the MUNIC32X and FALC54 chips.
32 #define M32_CHAN 32 /* We have 32 channels */
33 #define M32_TS 32 /* We have 32 timeslots */
35 #define NG_MN_NODE_TYPE "mn"
37 #include <sys/param.h>
38 #include <sys/kernel.h>
39 #include <sys/sysctl.h>
42 #include <sys/systm.h>
43 #include <sys/malloc.h>
45 #include <dev/pci/pcireg.h>
46 #include <dev/pci/pcivar.h>
49 #include <machine/bus.h>
50 #include <machine/resource.h>
57 #include <netgraph/ng_message.h>
58 #include <netgraph/netgraph.h>
61 static int mn_maxlatency = 1000;
62 SYSCTL_INT(_debug, OID_AUTO, mn_maxlatency, CTLFLAG_RW,
64 "The number of milliseconds a packet is allowed to spend in the output queue. "
65 "If the output queue is longer than this number of milliseconds when the packet "
66 "arrives for output, the packet will be dropped."
70 /* Most machines don't support more than 4 busmaster PCI slots, if even that many */
74 /* From: PEB 20321 data sheet, p187, table 22 */
76 u_int32_t conf, cmd, stat, imask;
77 u_int32_t fill10, piqba, piql, fill1c;
78 u_int32_t mode1, mode2, ccba, txpoll;
79 u_int32_t tiqba, tiql, riqba, riql;
80 u_int32_t lconf, lccba, fill48, ltran;
81 u_int32_t ltiqba, ltiql, lriqba, lriql;
82 u_int32_t lreg0, lreg1, lreg2, lreg3;
83 u_int32_t lreg4, lreg5, lre6, lstat;
84 u_int32_t gpdir, gpdata, gpod, fill8c;
85 u_int32_t ssccon, sscbr, ssctb, sscrb;
86 u_int32_t ssccse, sscim, fillab, fillac;
87 u_int32_t iomcon1, iomcon2, iomstat, fillbc;
88 u_int32_t iomcit0, iomcit1, iomcir0, iomcir1;
89 u_int32_t iomtmo, iomrmo, filld8, filldc;
90 u_int32_t mbcmd, mbdata1, mbdata2, mbdata3;
91 u_int32_t mbdata4, mbdata5, mbdata6, mbdata7;
94 /* From: PEB 2254 data sheet, p80, table 10 */
97 u_int8_t cmdr, mode, rah1, rah2, ral1, ral2;
98 u_int8_t ipc, ccr1, ccr3, pre, rtr1, rtr2, rtr3, rtr4;
99 u_int8_t ttr1, ttr2, ttr3, ttr4, imr0, imr1, imr2, imr3;
100 u_int8_t imr4, fill19, fmr0, fmr1, fmr2, loop, xsw, xsp;
101 u_int8_t xc0, xc1, rc0, rc1, xpm0, xpm1, xpm2, tswm;
102 u_int8_t test1, idle, xsa4, xsa5, xsa6, xsa7, xsa8, fmr3;
103 u_int8_t icb1, icb2, icb3, icb4, lim0, lim1, pcd, pcr;
104 u_int8_t lim2, fill39[7];
109 u_int8_t dec, fill61, test2, fill63[5];
114 /* From: PEB 2254 data sheet, p117, table 10 */
117 u_int8_t fill2, mode, rah1, rah2, ral1, ral2;
118 u_int8_t ipc, ccr1, ccr3, pre, rtr1, rtr2, rtr3, rtr4;
119 u_int8_t ttr1, ttr2, ttr3, ttr4, imr0, imr1, imr2, imr3;
120 u_int8_t imr4, fill19, fmr0, fmr1, fmr2, loop, xsw, xsp;
121 u_int8_t xc0, xc1, rc0, rc1, xpm0, xpm1, xpm2, tswm;
122 u_int8_t test, idle, xsa4, xsa5, xsa6, xsa7, xsa8, fmr13;
123 u_int8_t icb1, icb2, icb3, icb4, lim0, lim1, pcd, pcr;
124 u_int8_t lim2, fill39[7];
126 u_int8_t fill48[4], frs0, frs1, rsw, rsp;
127 u_int16_t fec, cvc, cec1, ebc;
128 u_int16_t cec2, cec3;
129 u_int8_t rsa4, rsa5, rsa6, rsa7;
130 u_int8_t rsa8, rsa6s, tsr0, tsr1, sis, rsis;
132 u_int8_t isr0, isr1, isr2, isr3, fill6c, fill6d, gis, vstr;
136 /* Transmit & receive descriptors */
141 u_int32_t status; /* only used for receive */
142 struct mbuf *m; /* software use only */
143 struct trxd *vnext; /* software use only */
146 /* Channel specification */
157 u_int32_t reserve1[2];
158 u_int32_t ts[M32_TS];
159 struct cspec cs[M32_CHAN];
160 vm_offset_t crxd[M32_CHAN];
161 vm_offset_t ctxd[M32_CHAN];
168 static int mn_probe(device_t self);
169 static int mn_attach(device_t self);
170 static void mn_create_channel(struct mn_softc *sc, int chan);
171 static int mn_reset(struct mn_softc *sc);
172 static struct trxd * mn_alloc_desc(void);
173 static void mn_free_desc(struct trxd *dp);
174 static void mn_intr(void *xsc);
175 static u_int32_t mn_parse_ts(const char *s, int *nbit);
177 static void m32_dump(struct mn_softc *sc);
178 static void f54_dump(struct mn_softc *sc);
179 static void mn_fmt_ts(char *p, u_int32_t ts);
181 static void f54_init(struct mn_softc *sc);
183 static ng_constructor_t ngmn_constructor;
184 static ng_rcvmsg_t ngmn_rcvmsg;
185 static ng_shutdown_t ngmn_shutdown;
186 static ng_newhook_t ngmn_newhook;
187 static ng_connect_t ngmn_connect;
188 static ng_rcvdata_t ngmn_rcvdata;
189 static ng_disconnect_t ngmn_disconnect;
191 static struct ng_type mntypestruct = {
192 .version = NG_ABI_VERSION,
193 .name = NG_MN_NODE_TYPE,
194 .constructor = ngmn_constructor,
195 .rcvmsg = ngmn_rcvmsg,
196 .shutdown = ngmn_shutdown,
197 .newhook = ngmn_newhook,
198 .connect = ngmn_connect,
199 .rcvdata = ngmn_rcvdata,
200 .disconnect = ngmn_disconnect,
203 static MALLOC_DEFINE(M_MN, "mn", "Mx driver related");
208 enum {DOWN, UP} state;
213 struct trxd *r1, *rl;
214 struct trxd *x1, *xl;
225 u_long dribble_error;
228 u_long overflow_error;
237 enum framing {WHOKNOWS, E1, E1U, T1, T1U};
242 struct resource *irq;
244 enum framing framing;
247 vm_offset_t m0p, m1p;
248 struct m32xreg *m32x;
249 struct f54wreg *f54w;
250 struct f54rreg *f54r;
251 struct m32_mem m32_mem;
252 u_int32_t tiqb[NIQB];
253 u_int32_t riqb[NIQB];
254 u_int32_t piqb[NIQB];
255 u_int32_t ltiqb[NIQB];
256 u_int32_t lriqb[NIQB];
258 u_int32_t falc_irq, falc_state, framer_state;
259 struct schan *ch[M32_CHAN];
260 char nodename[NG_NODESIZ];
273 ngmn_constructor(node_p node)
280 ngmn_shutdown(node_p nodep)
287 ngmn_config(node_p node, char *set, char *ret)
290 enum framing wframing;
292 sc = NG_NODE_PRIVATE(node);
295 if (!strncmp(set, "line ", 5)) {
296 wframing = sc->framing;
297 if (!strcmp(set, "line e1")) {
299 } else if (!strcmp(set, "line e1u")) {
302 strcat(ret, "ENOGROK\n");
305 if (wframing == sc->framing)
307 if (sc->nhooks > 0) {
308 sprintf(ret, "Cannot change line when %d hooks open\n", sc->nhooks);
311 sc->framing = wframing;
318 printf("%s CONFIG SET [%s]\n", sc->nodename, set);
319 strcat(ret, "ENOGROK\n");
327 ngmn_rcvmsg(node_p node, item_p item, hook_p lasthook)
330 struct ng_mesg *resp = NULL;
336 NGI_GET_MSG(item, msg);
337 sc = NG_NODE_PRIVATE(node);
339 if (msg->header.typecookie != NGM_GENERIC_COOKIE) {
345 if (msg->header.cmd != NGM_TEXT_CONFIG &&
346 msg->header.cmd != NGM_TEXT_STATUS) {
352 NG_MKRESPONSE(resp, msg, sizeof(struct ng_mesg) + NG_TEXTRESPONSE,
360 if (msg->header.arglen)
361 s = (char *)msg->data;
364 r = (char *)resp->data;
367 if (msg->header.cmd == NGM_TEXT_CONFIG) {
368 ngmn_config(node, s, r);
369 resp->header.arglen = strlen(r) + 1;
370 NG_RESPOND_MSG(i, node, item, resp);
375 pos += sprintf(pos + r,"Framer status %b;\n", sc->framer_state, "\20"
376 "\40LOS\37AIS\36LFA\35RRA"
377 "\34AUXP\33NMF\32LMFA\31frs0.0"
378 "\30frs1.7\27TS16RA\26TS16LOS\25TS16AIS"
379 "\24TS16LFA\23frs1.2\22XLS\21XLO"
380 "\20RS1\17rsw.6\16RRA\15RY0"
381 "\14RY1\13RY2\12RY3\11RY4"
382 "\10SI1\7SI2\6rsp.5\5rsp.4"
383 "\4rsp.3\3RSIF\2RS13\1RS15");
384 pos += sprintf(pos + r," Framing errors: %lu", sc->cnt_fec);
385 pos += sprintf(pos + r," Code Violations: %lu\n", sc->cnt_cvc);
387 pos += sprintf(pos + r," Falc State %b;\n", sc->falc_state, "\20"
388 "\40LOS\37AIS\36LFA\35RRA"
389 "\34AUXP\33NMF\32LMFA\31frs0.0"
390 "\30frs1.7\27TS16RA\26TS16LOS\25TS16AIS"
391 "\24TS16LFA\23frs1.2\22XLS\21XLO"
392 "\20RS1\17rsw.6\16RRA\15RY0"
393 "\14RY1\13RY2\12RY3\11RY4"
394 "\10SI1\7SI2\6rsp.5\5rsp.4"
395 "\4rsp.3\3RSIF\2RS13\1RS15");
396 pos += sprintf(pos + r, " Falc IRQ %b\n", sc->falc_irq, "\20"
397 "\40RME\37RFS\36T8MS\35RMB\34CASC\33CRC4\32SA6SC\31RPF"
398 "\30b27\27RDO\26ALLS\25XDU\24XMB\23b22\22XLSC\21XPR"
399 "\20FAR\17LFA\16MFAR\15T400MS\14AIS\13LOS\12RAR\11RA"
400 "\10ES\7SEC\6LMFA16\5AIS16\4RA16\3API\2SLN\1SLP");
401 for (i = 0; i < M32_CHAN; i++) {
406 pos += sprintf(r + pos, " Chan %d <%s> ",
407 i, NG_HOOK_NAME(sch->hook));
409 pos += sprintf(r + pos, " Last Rx: ");
411 pos += sprintf(r + pos, "%lu s",
412 (unsigned long)(time_second - sch->last_recv));
414 pos += sprintf(r + pos, "never");
416 pos += sprintf(r + pos, ", last RxErr: ");
418 pos += sprintf(r + pos, "%lu s",
419 (unsigned long)(time_second - sch->last_rxerr));
421 pos += sprintf(r + pos, "never");
423 pos += sprintf(r + pos, ", last Tx: ");
425 pos += sprintf(r + pos, "%lu s\n",
426 (unsigned long)(time_second - sch->last_xmit));
428 pos += sprintf(r + pos, "never\n");
430 pos += sprintf(r + pos, " RX error(s) %lu", sch->rx_error);
431 pos += sprintf(r + pos, " Short: %lu", sch->short_error);
432 pos += sprintf(r + pos, " CRC: %lu", sch->crc_error);
433 pos += sprintf(r + pos, " Mod8: %lu", sch->dribble_error);
434 pos += sprintf(r + pos, " Long: %lu", sch->long_error);
435 pos += sprintf(r + pos, " Abort: %lu", sch->abort_error);
436 pos += sprintf(r + pos, " Overflow: %lu\n", sch->overflow_error);
438 pos += sprintf(r + pos, " Last error: %b Prev error: %b\n",
439 sch->last_error, "\20\7SHORT\5CRC\4MOD8\3LONG\2ABORT\1OVERRUN",
440 sch->prev_error, "\20\7SHORT\5CRC\4MOD8\3LONG\2ABORT\1OVERRUN");
441 pos += sprintf(r + pos, " Xmit bytes pending %ld\n",
444 resp->header.arglen = pos + 1;
446 /* Take care of synchronous response, if any */
447 NG_RESPOND_MSG(i, node, item, resp);
453 ngmn_newhook(node_p node, hook_p hook, const char *name)
459 sc = NG_NODE_PRIVATE(node);
461 if (name[0] != 't' || name[1] != 's')
464 ts = mn_parse_ts(name + 2, &nbit);
465 printf("%d bits %x\n", nbit, ts);
466 if (sc->framing == E1 && (ts & 1))
468 if (sc->framing == E1U && nbit != 32)
472 if (sc->framing == E1)
477 mn_create_channel(sc, chan);
478 else if (sc->ch[chan]->state == UP)
480 sc->ch[chan]->ts = ts;
481 sc->ch[chan]->hook = hook;
482 sc->ch[chan]->tx_limit = nbit * 8;
483 NG_HOOK_SET_PRIVATE(hook, sc->ch[chan]);
489 static struct trxd *mn_desc_free;
498 mn_desc_free = dp->vnext;
500 dp = (struct trxd *)malloc(sizeof *dp, M_MN, M_NOWAIT);
505 mn_free_desc(struct trxd *dp)
507 dp->vnext = mn_desc_free;
512 mn_parse_ts(const char *s, int *nbit)
522 i = strtol(s, &p, 0);
525 while (j != -1 && j < i) {
535 } else if (*p == '-') {
550 mn_fmt_ts(char *p, u_int32_t ts)
557 for (j = 0; j < 32; j++) {
558 if (!(ts & (1 << j)))
560 sprintf(p, "%s%d", s, j);
563 if (!(ts & (1 << (j+1))))
566 if (!(ts & (1 << (j+1))))
568 sprintf(p, "-%d", j);
580 ngmn_rcvdata(hook_p hook, item_p item)
583 struct trxd *dp, *dp2;
586 int chan, pitch, len;
589 sch = NG_HOOK_PRIVATE(hook);
593 if (sch->state != UP) {
598 if (sch->tx_pending + m->m_pkthdr.len > sch->tx_limit * mn_maxlatency) {
606 dp2 = sc->ch[chan]->xl;
607 len = m->m_pkthdr.len;
609 dp = mn_alloc_desc();
613 sc->ch[chan]->xl = dp2;
620 sc->ch[chan]->xl->vnext = 0;
623 dp->data = vtophys(m2->m_data);
624 dp->flags = m2->m_len << 16;
627 dp->next = vtophys(dp);
629 sc->ch[chan]->xl->next = vtophys(dp);
630 sc->ch[chan]->xl->vnext = dp;
631 sc->ch[chan]->xl = dp;
634 dp->flags |= 0xc0000000;
635 dp2->flags &= ~0x40000000;
642 printf("%s%d: Short on mem, pitched %d packets\n",
643 sc->name, chan, pitch);
646 printf("%d = %d + %d (%p)\n",
647 sch->tx_pending + m->m_pkthdr.len,
648 sch->tx_pending , m->m_pkthdr.len, m);
650 sch->tx_pending += m->m_pkthdr.len;
651 sc->m32x->txpoll &= ~(1 << chan);
660 ngmn_connect(hook_p hook)
663 struct trxd *dp, *dp2;
669 sch = NG_HOOK_PRIVATE(hook);
673 if (sch->state == UP)
677 /* Count and configure the timeslots for this channel */
678 for (nts = i = 0; i < 32; i++)
679 if (sch->ts & (1 << i)) {
680 sc->m32_mem.ts[i] = 0x00ff00ff |
681 (chan << 24) | (chan << 8);
685 /* Init the receiver & xmitter to HDLC */
686 sc->m32_mem.cs[chan].flags = 0x80e90006;
687 /* Allocate two buffers per timeslot */
689 sc->m32_mem.cs[chan].itbs = 63;
691 sc->m32_mem.cs[chan].itbs = nts * 2;
693 /* Setup a transmit chain with one descriptor */
694 /* XXX: we actually send a 1 byte packet */
695 dp = mn_alloc_desc();
696 MGETHDR(m, M_TRYWAIT, MT_DATA);
701 dp->flags = 0xc0000000 + (1 << 16);
702 dp->next = vtophys(dp);
704 dp->data = vtophys(sc->name);
705 sc->m32_mem.cs[chan].tdesc = vtophys(dp);
706 sc->ch[chan]->x1 = dp;
707 sc->ch[chan]->xl = dp;
709 /* Setup a receive chain with 5 + NTS descriptors */
711 dp = mn_alloc_desc();
713 MGETHDR(m, M_TRYWAIT, MT_DATA);
718 MCLGET(m, M_TRYWAIT);
719 if ((m->m_flags & M_EXT) == 0) {
725 dp->data = vtophys(m->m_data);
726 dp->flags = 0x40000000;
727 dp->flags += 1600 << 16;
728 dp->next = vtophys(dp);
730 sc->ch[chan]->rl = dp;
732 for (i = 0; i < (nts + 10); i++) {
734 dp = mn_alloc_desc();
736 MGETHDR(m, M_TRYWAIT, MT_DATA);
742 MCLGET(m, M_TRYWAIT);
743 if ((m->m_flags & M_EXT) == 0) {
749 dp->data = vtophys(m->m_data);
750 dp->flags = 0x00000000;
751 dp->flags += 1600 << 16;
752 dp->next = vtophys(dp2);
755 sc->m32_mem.cs[chan].rdesc = vtophys(dp);
756 sc->ch[chan]->r1 = dp;
758 /* Initialize this channel */
759 sc->m32_mem.ccb = 0x00008000 + (chan << 8);
764 printf("%s: init chan %d stat %08x\n", sc->name, chan, u);
766 /* probably not at splnet, force outward queueing */
767 NG_HOOK_FORCE_QUEUE(NG_HOOK_PEER(hook));
776 ngmn_disconnect(hook_p hook)
781 struct trxd *dp, *dp2;
784 sch = NG_HOOK_PRIVATE(hook);
788 if (sch->state == DOWN)
792 /* Set receiver & transmitter off */
793 sc->m32_mem.cs[chan].flags = 0x80920006;
794 sc->m32_mem.cs[chan].itbs = 0;
796 /* free the timeslots */
797 for (i = 0; i < 32; i++)
798 if (sc->ch[chan]->ts & (1 << i))
799 sc->m32_mem.ts[i] = 0x20002000;
801 /* Initialize this channel */
802 sc->m32_mem.ccb = 0x00008000 + (chan << 8);
807 printf("%s: zap chan %d stat %08x\n", sc->name, chan, u);
810 /* Free all receive descriptors and mbufs */
811 for (dp = sc->ch[chan]->r1; dp ; dp = dp2) {
814 sc->ch[chan]->r1 = dp2 = dp->vnext;
818 /* Free all transmit descriptors and mbufs */
819 for (dp = sc->ch[chan]->x1; dp ; dp = dp2) {
821 sc->ch[chan]->tx_pending -= dp->m->m_pkthdr.len;
824 sc->ch[chan]->x1 = dp2 = dp->vnext;
832 * Create a new channel.
835 mn_create_channel(struct mn_softc *sc, int chan)
839 sch = sc->ch[chan] = (struct schan *)malloc(sizeof *sc->ch[chan],
840 M_MN, M_WAITOK | M_ZERO);
844 sprintf(sch->name, "%s%d", sc->name, chan);
850 * Dump Munich32x state
853 m32_dump(struct mn_softc *sc)
858 printf("mn%d: MUNICH32X dump\n", sc->unit);
859 tp4 = (u_int32_t *)sc->m0v;
860 for(j = 0; j < 64; j += 8) {
861 printf("%02x", j * sizeof *tp4);
862 for(i = 0; i < 8; i++)
863 printf(" %08x", tp4[i+j]);
866 for(j = 0; j < M32_CHAN; j++) {
869 printf("CH%d: state %d ts %08x",
870 j, sc->ch[j]->state, sc->ch[j]->ts);
871 printf(" %08x %08x %08x %08x %08x %08x\n",
872 sc->m32_mem.cs[j].flags,
873 sc->m32_mem.cs[j].rdesc,
874 sc->m32_mem.cs[j].tdesc,
875 sc->m32_mem.cs[j].itbs,
877 sc->m32_mem.ctxd[j] );
885 f54_dump(struct mn_softc *sc)
890 printf("%s: FALC54 dump\n", sc->name);
891 tp1 = (u_int8_t *)sc->m1v;
892 for(j = 0; j < 128; j += 16) {
893 printf("%s: %02x |", sc->name, j * sizeof *tp1);
894 for(i = 0; i < 16; i++)
895 printf(" %02x", tp1[i+j]);
905 m32_init(struct mn_softc *sc)
908 sc->m32x->conf = 0x00000000;
909 sc->m32x->mode1 = 0x81048000 + 1600; /* XXX: temp */
911 sc->m32x->mode2 = 0x00000081;
912 sc->m32x->txpoll = 0xffffffff;
914 sc->m32x->mode2 = 0x00000081;
915 sc->m32x->txpoll = 0xffffffff;
917 sc->m32x->mode2 = 0x00000101;
919 sc->m32x->lconf = 0x6060009B;
920 sc->m32x->imask = 0x00000000;
927 f54_init(struct mn_softc *sc)
929 sc->f54w->ipc = 0x07;
931 sc->f54w->xpm0 = 0xbd;
932 sc->f54w->xpm1 = 0x03;
933 sc->f54w->xpm2 = 0x00;
935 sc->f54w->imr0 = 0x18; /* RMB, CASC */
936 sc->f54w->imr1 = 0x08; /* XMB */
937 sc->f54w->imr2 = 0x00;
938 sc->f54w->imr3 = 0x38; /* LMFA16, AIS16, RA16 */
939 sc->f54w->imr4 = 0x00;
941 sc->f54w->fmr0 = 0xf0; /* X: HDB3, R: HDB3 */
942 sc->f54w->fmr1 = 0x0e; /* Send CRC4, 2Mbit, ECM */
943 if (sc->framing == E1)
944 sc->f54w->fmr2 = 0x03; /* Auto Rem-Alarm, Auto resync */
945 else if (sc->framing == E1U)
946 sc->f54w->fmr2 = 0x33; /* dais, rtm, Auto Rem-Alarm, Auto resync */
948 sc->f54w->lim1 = 0xb0; /* XCLK=8kHz, .62V threshold */
949 sc->f54w->pcd = 0x0a;
950 sc->f54w->pcr = 0x15;
951 sc->f54w->xsw = 0x9f; /* fmr4 */
952 if (sc->framing == E1)
953 sc->f54w->xsp = 0x1c; /* fmr5 */
954 else if (sc->framing == E1U)
955 sc->f54w->xsp = 0x3c; /* tt0, fmr5 */
956 sc->f54w->xc0 = 0x07;
957 sc->f54w->xc1 = 0x3d;
958 sc->f54w->rc0 = 0x05;
959 sc->f54w->rc1 = 0x00;
960 sc->f54w->cmdr = 0x51;
964 mn_reset(struct mn_softc *sc)
969 sc->m32x->ccba = vtophys(&sc->m32_mem.csa);
970 sc->m32_mem.csa = vtophys(&sc->m32_mem.ccb);
972 bzero(sc->tiqb, sizeof sc->tiqb);
973 sc->m32x->tiqba = vtophys(&sc->tiqb);
974 sc->m32x->tiql = NIQB / 16 - 1;
976 bzero(sc->riqb, sizeof sc->riqb);
977 sc->m32x->riqba = vtophys(&sc->riqb);
978 sc->m32x->riql = NIQB / 16 - 1;
980 bzero(sc->ltiqb, sizeof sc->ltiqb);
981 sc->m32x->ltiqba = vtophys(&sc->ltiqb);
982 sc->m32x->ltiql = NIQB / 16 - 1;
984 bzero(sc->lriqb, sizeof sc->lriqb);
985 sc->m32x->lriqba = vtophys(&sc->lriqb);
986 sc->m32x->lriql = NIQB / 16 - 1;
988 bzero(sc->piqb, sizeof sc->piqb);
989 sc->m32x->piqba = vtophys(&sc->piqb);
990 sc->m32x->piql = NIQB / 16 - 1;
997 sc->m32_mem.ccb = 0x4;
1003 /* set all timeslots to known state */
1004 for (i = 0; i < 32; i++)
1005 sc->m32_mem.ts[i] = 0x20002000;
1009 "mn%d: WARNING: Controller failed the PCI bus-master test.\n"
1010 "mn%d: WARNING: Use a PCI slot which can support bus-master cards.\n",
1011 sc->unit, sc->unit);
1018 * FALC54 interrupt handling
1021 f54_intr(struct mn_softc *sc)
1026 u = sc->f54r->isr0 << 24;
1027 u |= sc->f54r->isr1 << 16;
1028 u |= sc->f54r->isr2 << 8;
1029 u |= sc->f54r->isr3;
1031 /* don't chat about the 1 sec heart beat */
1034 printf("%s*: FALC54 IRQ GIS:%02x %b\n", sc->name, g, u, "\20"
1035 "\40RME\37RFS\36T8MS\35RMB\34CASC\33CRC4\32SA6SC\31RPF"
1036 "\30b27\27RDO\26ALLS\25XDU\24XMB\23b22\22XLSC\21XPR"
1037 "\20FAR\17LFA\16MFAR\15T400MS\14AIS\13LOS\12RAR\11RA"
1038 "\10ES\7SEC\6LMFA16\5AIS16\4RA16\3API\2SLN\1SLP");
1040 s = sc->f54r->frs0 << 24;
1041 s |= sc->f54r->frs1 << 16;
1042 s |= sc->f54r->rsw << 8;
1046 s &= ~0x01844038; /* undefined or static bits */
1047 s &= ~0x00009fc7; /* bits we don't care about */
1048 s &= ~0x00780000; /* XXX: TS16 related */
1049 s &= ~0x06000000; /* XXX: Multiframe related */
1051 printf("%s*: FALC54 Status %b\n", sc->name, s, "\20"
1052 "\40LOS\37AIS\36LFA\35RRA\34AUXP\33NMF\32LMFA\31frs0.0"
1053 "\30frs1.7\27TS16RA\26TS16LOS\25TS16AIS\24TS16LFA\23frs1.2\22XLS\21XLO"
1054 "\20RS1\17rsw.6\16RRA\15RY0\14RY1\13RY2\12RY3\11RY4"
1055 "\10SI1\7SI2\6rsp.5\5rsp.4\4rsp.3\3RSIF\2RS13\1RS15");
1057 if (s != sc->framer_state) {
1059 for (i = 0; i < M32_CHAN; i++) {
1062 sp = &sc->ch[i]->ifsppp;
1063 if (!(SP2IFP(sp)->if_flags & IFF_UP))
1066 timeout((timeout_t *)sp->pp_down, sp, 1 * hz);
1068 timeout((timeout_t *)sp->pp_up, sp, 1 * hz);
1071 sc->framer_state = s;
1074 /* Once per second check error counters */
1075 /* XXX: not clear if this is actually ok */
1078 sc->cnt_fec += sc->f54r->fec;
1079 sc->cnt_cvc += sc->f54r->cvc;
1080 sc->cnt_cec1 += sc->f54r->cec1;
1081 sc->cnt_ebc += sc->f54r->ebc;
1082 sc->cnt_cec2 += sc->f54r->cec2;
1083 sc->cnt_cec3 += sc->f54r->cec3;
1084 sc->cnt_rbc += sc->f54r->rbc;
1088 * Transmit interrupt for one channel
1091 mn_tx_intr(struct mn_softc *sc, u_int32_t vector)
1097 chan = vector & 0x1f;
1100 if (sc->ch[chan]->state != UP) {
1101 printf("%s: tx_intr when not UP\n", sc->name);
1105 dp = sc->ch[chan]->x1;
1106 if (vtophys(dp) == sc->m32_mem.ctxd[chan])
1111 printf("%d = %d - %d (%p)\n",
1112 sc->ch[chan]->tx_pending - m->m_pkthdr.len,
1113 sc->ch[chan]->tx_pending , m->m_pkthdr.len, m);
1115 sc->ch[chan]->tx_pending -= m->m_pkthdr.len;
1118 sc->ch[chan]->last_xmit = time_second;
1119 sc->ch[chan]->x1 = dp->vnext;
1125 * Receive interrupt for one channel
1128 mn_rx_intr(struct mn_softc *sc, u_int32_t vector)
1130 u_int32_t chan, err;
1135 chan = vector & 0x1f;
1139 if (sch->state != UP) {
1140 printf("%s: rx_intr when not UP\n", sc->name);
1144 if (vector == 0x30000b00)
1148 if (vtophys(dp) == sc->m32_mem.crxd[chan])
1152 m->m_pkthdr.len = m->m_len = (dp->status >> 16) & 0x1fff;
1153 err = (dp->status >> 8) & 0xff;
1156 NG_SEND_DATA_ONLY(error, sch->hook, m);
1157 sch->last_recv = time_second;
1158 /* we could be down by now... */
1159 if (sch->state != UP)
1161 } else if (err & 0x40) {
1163 } else if (err & 0x10) {
1165 } else if (err & 0x08) {
1166 sch->dribble_error++;
1167 } else if (err & 0x04) {
1169 } else if (err & 0x02) {
1171 } else if (err & 0x01) {
1172 sch->overflow_error++;
1175 sch->last_rxerr = time_second;
1176 sch->prev_error = sch->last_error;
1177 sch->last_error = err;
1180 sc->ch[chan]->r1 = dp->vnext;
1182 /* Replenish desc + mbuf supplies */
1184 MGETHDR(m, M_DONTWAIT, MT_DATA);
1187 return; /* ENOBUFS */
1189 MCLGET(m, M_DONTWAIT);
1190 if((m->m_flags & M_EXT) == 0) {
1193 return; /* ENOBUFS */
1197 dp->data = vtophys(m->m_data);
1198 dp->flags = 0x40000000;
1199 dp->flags += 1600 << 16;
1200 dp->next = vtophys(dp);
1202 sc->ch[chan]->rl->next = vtophys(dp);
1203 sc->ch[chan]->rl->vnext = dp;
1204 sc->ch[chan]->rl->flags &= ~0x40000000;
1205 sc->ch[chan]->rl = dp;
1217 struct mn_softc *sc;
1218 u_int32_t stat, lstat, u;
1222 stat = sc->m32x->stat;
1223 lstat = sc->m32x->lstat;
1225 if (!stat && !(lstat & 2))
1229 if (stat & ~0xc200) {
1230 printf("%s: I stat=%08x lstat=%08x\n", sc->name, stat, lstat);
1233 if ((stat & 0x200) || (lstat & 2))
1236 for (j = i = 0; i < 64; i ++) {
1241 if ((u & ~0x1f) == 0x30000800 || (u & ~0x1f) == 0x30000b00)
1243 u &= ~0x30000400; /* bits we don't care about */
1244 if ((u & ~0x1f) == 0x00000900)
1249 printf("%s*: RIQB:", sc->name);
1250 printf(" [%d]=%08x", i, u);
1257 for (j = i = 0; i < 64; i ++) {
1262 if ((u & ~0x1f) == 0x20000800)
1264 u &= ~0x20000000; /* bits we don't care about */
1268 printf("%s*: TIQB:", sc->name);
1269 printf(" [%d]=%08x", i, u);
1275 sc->m32x->stat = stat;
1279 mn_timeout(void *xsc)
1281 static int round = 0;
1282 struct mn_softc *sc;
1286 timeout(mn_timeout, xsc, 10 * hz);
1289 sc->m32_mem.ccb = 0x00008004;
1290 sc->m32x->cmd = 0x1;
1291 } else if (round > 2) {
1292 printf("%s: timeout\n", sc->name);
1297 * PCI initialization stuff
1301 mn_probe (device_t self)
1303 u_int id = pci_get_devid(self);
1305 if (sizeof (struct m32xreg) != 256) {
1306 printf("MN: sizeof(struct m32xreg) = %zd, should have been 256\n", sizeof (struct m32xreg));
1309 if (sizeof (struct f54rreg) != 128) {
1310 printf("MN: sizeof(struct f54rreg) = %zd, should have been 128\n", sizeof (struct f54rreg));
1313 if (sizeof (struct f54wreg) != 128) {
1314 printf("MN: sizeof(struct f54wreg) = %zd, should have been 128\n", sizeof (struct f54wreg));
1318 if (id != 0x2101110a)
1321 device_set_desc_copy(self, "Munich32X E1/T1 HDLC Controller");
1322 return (BUS_PROBE_DEFAULT);
1326 mn_attach (device_t self)
1328 struct mn_softc *sc;
1333 struct resource *res;
1336 if (ng_newtype(&mntypestruct))
1337 printf("ng_newtype failed\n");
1341 sc = (struct mn_softc *)malloc(sizeof *sc, M_MN, M_WAITOK | M_ZERO);
1342 device_set_softc(self, sc);
1345 sc->unit = device_get_unit(self);
1347 sprintf(sc->name, "mn%d", sc->unit);
1350 res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &rid, RF_ACTIVE);
1352 device_printf(self, "Could not map memory\n");
1356 sc->m0v = rman_get_virtual(res);
1357 sc->m0p = rman_get_start(res);
1360 res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &rid, RF_ACTIVE);
1362 device_printf(self, "Could not map memory\n");
1366 sc->m1v = rman_get_virtual(res);
1367 sc->m1p = rman_get_start(res);
1369 /* Allocate interrupt */
1371 sc->irq = bus_alloc_resource_any(self, SYS_RES_IRQ, &rid,
1372 RF_SHAREABLE | RF_ACTIVE);
1374 if (sc->irq == NULL) {
1375 printf("couldn't map interrupt\n");
1380 error = bus_setup_intr(self, sc->irq, INTR_TYPE_NET, NULL, mn_intr, sc, &sc->intrhand);
1383 printf("couldn't set up irq\n");
1388 u = pci_read_config(self, PCIR_COMMAND, 1);
1390 pci_write_config(self, PCIR_COMMAND, u | PCIM_CMD_PERRESPEN | PCIM_CMD_BUSMASTEREN | PCIM_CMD_MEMEN, 1);
1392 pci_write_config(self, PCIR_COMMAND, 0x02800046, 4);
1394 u = pci_read_config(self, PCIR_COMMAND, 1);
1397 ver = pci_get_revid(self);
1399 sc->m32x = (struct m32xreg *) sc->m0v;
1400 sc->f54w = (struct f54wreg *) sc->m1v;
1401 sc->f54r = (struct f54rreg *) sc->m1v;
1403 /* We must reset before poking at FALC54 registers */
1408 printf("mn%d: Munich32X", sc->unit);
1414 printf(" Rev 0x%x\n", ver);
1417 switch (sc->f54r->vstr) {
1419 printf(" Rev < 1.3\n");
1422 printf(" Rev 1.3\n");
1425 printf(" Rev 1.4\n");
1428 printf("-LH Rev 1.1\n");
1431 printf("-LH Rev 1.3\n");
1434 printf(" Rev 0x%x\n", sc->f54r->vstr);
1437 if (ng_make_node_common(&mntypestruct, &sc->node) != 0) {
1438 printf("ng_make_node_common failed\n");
1441 NG_NODE_SET_PRIVATE(sc->node, sc);
1442 sprintf(sc->nodename, "%s%d", NG_MN_NODE_TYPE, sc->unit);
1443 if (ng_name_node(sc->node, sc->nodename)) {
1444 NG_NODE_UNREF(sc->node);
1452 static device_method_t mn_methods[] = {
1453 /* Device interface */
1454 DEVMETHOD(device_probe, mn_probe),
1455 DEVMETHOD(device_attach, mn_attach),
1456 DEVMETHOD(device_suspend, bus_generic_suspend),
1457 DEVMETHOD(device_resume, bus_generic_resume),
1458 DEVMETHOD(device_shutdown, bus_generic_shutdown),
1463 static driver_t mn_driver = {
1469 static devclass_t mn_devclass;
1471 DRIVER_MODULE(mn, pci, mn_driver, mn_devclass, 0, 0);