2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD AND 4-Clause-BSD
4 * Copyright (c) 2001 The NetBSD Foundation, Inc.
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
32 * Copyright (C) 1995, 1996 Wolfgang Solfrank.
33 * Copyright (C) 1995, 1996 TooLs GmbH.
34 * All rights reserved.
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
39 * 1. Redistributions of source code must retain the above copyright
40 * notice, this list of conditions and the following disclaimer.
41 * 2. Redistributions in binary form must reproduce the above copyright
42 * notice, this list of conditions and the following disclaimer in the
43 * documentation and/or other materials provided with the distribution.
44 * 3. All advertising materials mentioning features or use of this software
45 * must display the following acknowledgement:
46 * This product includes software developed by TooLs GmbH.
47 * 4. The name of TooLs GmbH may not be used to endorse or promote products
48 * derived from this software without specific prior written permission.
50 * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
51 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
52 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
53 * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
54 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
55 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
56 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
57 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
58 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
59 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
64 * Copyright (C) 2001 Benno Rice.
65 * All rights reserved.
67 * Redistribution and use in source and binary forms, with or without
68 * modification, are permitted provided that the following conditions
70 * 1. Redistributions of source code must retain the above copyright
71 * notice, this list of conditions and the following disclaimer.
72 * 2. Redistributions in binary form must reproduce the above copyright
73 * notice, this list of conditions and the following disclaimer in the
74 * documentation and/or other materials provided with the distribution.
76 * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
77 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
78 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
79 * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
80 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
81 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
82 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
83 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
84 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
85 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
88 #include <sys/cdefs.h>
89 __FBSDID("$FreeBSD$");
92 * Native 64-bit page table operations for running without a hypervisor.
95 #include <sys/param.h>
96 #include <sys/kernel.h>
99 #include <sys/mutex.h>
100 #include <sys/proc.h>
101 #include <sys/sched.h>
102 #include <sys/sysctl.h>
103 #include <sys/systm.h>
104 #include <sys/rwlock.h>
105 #include <sys/endian.h>
110 #include <vm/vm_param.h>
111 #include <vm/vm_kern.h>
112 #include <vm/vm_page.h>
113 #include <vm/vm_map.h>
114 #include <vm/vm_object.h>
115 #include <vm/vm_extern.h>
116 #include <vm/vm_pageout.h>
118 #include <machine/cpu.h>
119 #include <machine/hid.h>
120 #include <machine/md_var.h>
121 #include <machine/mmuvar.h>
123 #include "mmu_oea64.h"
125 #include "moea64_if.h"
127 #define PTESYNC() __asm __volatile("ptesync");
128 #define TLBSYNC() __asm __volatile("tlbsync; ptesync");
129 #define SYNC() __asm __volatile("sync");
130 #define EIEIO() __asm __volatile("eieio");
132 #define VSID_HASH_MASK 0x0000007fffffffffULL
134 /* POWER9 only permits a 64k partition table size. */
135 #define PART_SIZE 0x10000
137 static bool moea64_crop_tlbie;
138 static bool moea64_need_lock;
141 TLBIE(uint64_t vpn) {
142 #ifndef __powerpc64__
143 register_t vpn_hi, vpn_lo;
145 register_t scratch, intr;
148 static volatile u_int tlbie_lock = 0;
149 bool need_lock = moea64_need_lock;
151 vpn <<= ADDR_PIDX_SHFT;
153 /* Hobo spinlock: we need stronger guarantees than mutexes provide */
155 while (!atomic_cmpset_int(&tlbie_lock, 0, 1));
156 isync(); /* Flush instruction queue once lock acquired */
158 if (moea64_crop_tlbie)
159 vpn &= ~(0xffffULL << 48);
164 * Explicitly clobber r0. The tlbie instruction has two forms: an old
165 * one used by PowerISA 2.03 and prior, and a newer one used by PowerISA
166 * 2.06 (maybe 2.05?) and later. We need to support both, and it just
167 * so happens that since we use 4k pages we can simply zero out r0, and
168 * clobber it, and the assembler will interpret the single-operand form
169 * of tlbie as having RB set, and everything else as 0. The RS operand
170 * in the newer form is in the same position as the L(page size) bit of
171 * the old form, so a slong as RS is 0, we're good on both sides.
173 __asm __volatile("li 0, 0 \n tlbie %0" :: "r"(vpn) : "r0", "memory");
174 __asm __volatile("eieio; tlbsync; ptesync" ::: "memory");
176 vpn_hi = (uint32_t)(vpn >> 32);
177 vpn_lo = (uint32_t)vpn;
179 intr = intr_disable();
194 : "=r"(msr), "=r"(scratch) : "r"(vpn_hi), "r"(vpn_lo), "r"(32), "r"(1)
199 /* No barriers or special ops -- taken care of by ptesync above */
204 #define DISABLE_TRANS(msr) msr = mfmsr(); mtmsr(msr & ~PSL_DR)
205 #define ENABLE_TRANS(msr) mtmsr(msr)
210 static volatile struct lpte *moea64_pteg_table;
211 static struct rwlock moea64_eviction_lock;
213 static volatile struct pate *moea64_part_table;
218 static int moea64_pte_insert_native(mmu_t, struct pvo_entry *);
219 static int64_t moea64_pte_synch_native(mmu_t, struct pvo_entry *);
220 static int64_t moea64_pte_clear_native(mmu_t, struct pvo_entry *, uint64_t);
221 static int64_t moea64_pte_replace_native(mmu_t, struct pvo_entry *, int);
222 static int64_t moea64_pte_unset_native(mmu_t mmu, struct pvo_entry *);
227 static void moea64_bootstrap_native(mmu_t mmup,
228 vm_offset_t kernelstart, vm_offset_t kernelend);
229 static void moea64_cpu_bootstrap_native(mmu_t, int ap);
230 static void tlbia(void);
232 static mmu_method_t moea64_native_methods[] = {
233 /* Internal interfaces */
234 MMUMETHOD(mmu_bootstrap, moea64_bootstrap_native),
235 MMUMETHOD(mmu_cpu_bootstrap, moea64_cpu_bootstrap_native),
237 MMUMETHOD(moea64_pte_synch, moea64_pte_synch_native),
238 MMUMETHOD(moea64_pte_clear, moea64_pte_clear_native),
239 MMUMETHOD(moea64_pte_unset, moea64_pte_unset_native),
240 MMUMETHOD(moea64_pte_replace, moea64_pte_replace_native),
241 MMUMETHOD(moea64_pte_insert, moea64_pte_insert_native),
246 MMU_DEF_INHERIT(oea64_mmu_native, MMU_TYPE_G5, moea64_native_methods,
250 moea64_pte_synch_native(mmu_t mmu, struct pvo_entry *pvo)
252 volatile struct lpte *pt = moea64_pteg_table + pvo->pvo_pte.slot;
253 struct lpte properpt;
256 PMAP_LOCK_ASSERT(pvo->pvo_pmap, MA_OWNED);
258 moea64_pte_from_pvo(pvo, &properpt);
260 rw_rlock(&moea64_eviction_lock);
261 if ((be64toh(pt->pte_hi) & LPTE_AVPN_MASK) !=
262 (properpt.pte_hi & LPTE_AVPN_MASK)) {
264 rw_runlock(&moea64_eviction_lock);
269 ptelo = be64toh(pt->pte_lo);
271 rw_runlock(&moea64_eviction_lock);
273 return (ptelo & (LPTE_REF | LPTE_CHG));
277 moea64_pte_clear_native(mmu_t mmu, struct pvo_entry *pvo, uint64_t ptebit)
279 volatile struct lpte *pt = moea64_pteg_table + pvo->pvo_pte.slot;
280 struct lpte properpt;
283 PMAP_LOCK_ASSERT(pvo->pvo_pmap, MA_OWNED);
285 moea64_pte_from_pvo(pvo, &properpt);
287 rw_rlock(&moea64_eviction_lock);
288 if ((be64toh(pt->pte_hi) & LPTE_AVPN_MASK) !=
289 (properpt.pte_hi & LPTE_AVPN_MASK)) {
291 rw_runlock(&moea64_eviction_lock);
295 if (ptebit == LPTE_REF) {
296 /* See "Resetting the Reference Bit" in arch manual */
298 /* 2-step here safe: precision is not guaranteed */
299 ptelo = be64toh(pt->pte_lo);
301 /* One-byte store to avoid touching the C bit */
302 ((volatile uint8_t *)(&pt->pte_lo))[6] =
303 #if BYTE_ORDER == BIG_ENDIAN
304 ((uint8_t *)(&properpt.pte_lo))[6];
306 ((uint8_t *)(&properpt.pte_lo))[1];
308 rw_runlock(&moea64_eviction_lock);
314 rw_runlock(&moea64_eviction_lock);
315 ptelo = moea64_pte_unset_native(mmu, pvo);
316 moea64_pte_insert_native(mmu, pvo);
319 return (ptelo & (LPTE_REF | LPTE_CHG));
323 moea64_pte_unset_native(mmu_t mmu, struct pvo_entry *pvo)
325 volatile struct lpte *pt = moea64_pteg_table + pvo->pvo_pte.slot;
326 struct lpte properpt;
329 moea64_pte_from_pvo(pvo, &properpt);
331 rw_rlock(&moea64_eviction_lock);
332 if ((be64toh(pt->pte_hi & LPTE_AVPN_MASK)) !=
333 (properpt.pte_hi & LPTE_AVPN_MASK)) {
335 moea64_pte_overflow--;
336 rw_runlock(&moea64_eviction_lock);
341 * Invalidate the pte, briefly locking it to collect RC bits. No
342 * atomics needed since this is protected against eviction by the lock.
346 pt->pte_hi = be64toh((pt->pte_hi & ~LPTE_VALID) | LPTE_LOCKED);
349 ptelo = be64toh(pt->pte_lo);
350 *((volatile int32_t *)(&pt->pte_hi) + 1) = 0; /* Release lock */
352 rw_runlock(&moea64_eviction_lock);
354 /* Keep statistics */
357 return (ptelo & (LPTE_CHG | LPTE_REF));
361 moea64_pte_replace_native(mmu_t mmu, struct pvo_entry *pvo, int flags)
363 volatile struct lpte *pt = moea64_pteg_table + pvo->pvo_pte.slot;
364 struct lpte properpt;
368 /* Just some software bits changing. */
369 moea64_pte_from_pvo(pvo, &properpt);
371 rw_rlock(&moea64_eviction_lock);
372 if ((be64toh(pt->pte_hi) & LPTE_AVPN_MASK) !=
373 (properpt.pte_hi & LPTE_AVPN_MASK)) {
374 rw_runlock(&moea64_eviction_lock);
377 pt->pte_hi = htobe64(properpt.pte_hi);
378 ptelo = be64toh(pt->pte_lo);
379 rw_runlock(&moea64_eviction_lock);
381 /* Otherwise, need reinsertion and deletion */
382 ptelo = moea64_pte_unset_native(mmu, pvo);
383 moea64_pte_insert_native(mmu, pvo);
390 moea64_cpu_bootstrap_native(mmu_t mmup, int ap)
394 struct slb *slb = PCPU_GET(aim.slb);
399 * Initialize segment registers and MMU
402 mtmsr(mfmsr() & ~PSL_DR & ~PSL_IR);
405 * Install kernel SLB entries
409 __asm __volatile ("slbia");
410 __asm __volatile ("slbmfee %0,%1; slbie %0;" : "=r"(seg0) :
413 for (i = 0; i < n_slbs; i++) {
414 if (!(slb[i].slbe & SLBE_VALID))
417 __asm __volatile ("slbmte %0, %1" ::
418 "r"(slb[i].slbv), "r"(slb[i].slbe));
421 for (i = 0; i < 16; i++)
422 mtsrin(i << ADDR_SR_SHFT, kernel_pmap->pm_sr[i]);
429 if (cpu_features2 & PPC_FEATURE2_ARCH_3_00)
431 ((uintptr_t)moea64_part_table & ~DMAP_BASE_ADDRESS) |
432 flsl((PART_SIZE >> 12) - 1));
434 __asm __volatile ("ptesync; mtsdr1 %0; isync"
435 :: "r"(((uintptr_t)moea64_pteg_table & ~DMAP_BASE_ADDRESS)
436 | (uintptr_t)(flsl(moea64_pteg_mask >> 11))));
441 moea64_bootstrap_native(mmu_t mmup, vm_offset_t kernelstart,
442 vm_offset_t kernelend)
449 moea64_early_bootstrap(mmup, kernelstart, kernelend);
451 switch (mfpvr() >> 16) {
453 moea64_need_lock = false;
461 moea64_crop_tlbie = true;
463 moea64_need_lock = true;
466 * Allocate PTEG table.
469 size = moea64_pteg_count * sizeof(struct lpteg);
470 CTR2(KTR_PMAP, "moea64_bootstrap: %lu PTEGs, %lu bytes",
471 moea64_pteg_count, size);
472 rw_init(&moea64_eviction_lock, "pte eviction");
475 * We now need to allocate memory. This memory, to be allocated,
476 * has to reside in a page table. The page table we are about to
477 * allocate. We don't have BAT. So drop to data real mode for a minute
478 * as a measure of last resort. We do this a couple times.
481 * PTEG table must be aligned on a 256k boundary, but can be placed
482 * anywhere with that alignment on POWER ISA 3+ systems. On earlier
483 * systems, offset addition is done by the CPU with bitwise OR rather
484 * than addition, so the table must also be aligned on a boundary of
485 * its own size. Pick the larger of the two, which works on all
488 moea64_pteg_table = (struct lpte *)moea64_bootstrap_alloc(size,
489 MAX(256*1024, size));
492 (struct lpte *)PHYS_TO_DMAP((vm_offset_t)moea64_pteg_table);
493 /* Allocate partition table (ISA 3.0). */
494 if (cpu_features2 & PPC_FEATURE2_ARCH_3_00) {
496 (struct pate *)moea64_bootstrap_alloc(PART_SIZE, PART_SIZE);
499 (struct pate *)PHYS_TO_DMAP((vm_offset_t)moea64_part_table);
502 bzero(__DEVOLATILE(void *, moea64_pteg_table), moea64_pteg_count *
503 sizeof(struct lpteg));
504 if (cpu_features2 & PPC_FEATURE2_ARCH_3_00) {
505 bzero(__DEVOLATILE(void *, moea64_part_table), PART_SIZE);
506 moea64_part_table[0].pagetab =
507 (DMAP_TO_PHYS((vm_offset_t)moea64_pteg_table)) |
508 (uintptr_t)(flsl((moea64_pteg_count - 1) >> 11));
512 CTR1(KTR_PMAP, "moea64_bootstrap: PTEG table at %p", moea64_pteg_table);
514 moea64_mid_bootstrap(mmup, kernelstart, kernelend);
517 * Add a mapping for the page table itself if there is no direct map.
519 if (!hw_direct_map) {
520 size = moea64_pteg_count * sizeof(struct lpteg);
521 off = (vm_offset_t)(moea64_pteg_table);
523 for (pa = off; pa < off + size; pa += PAGE_SIZE)
528 /* Bring up virtual memory */
529 moea64_late_bootstrap(mmup, kernelstart, kernelend);
536 #ifndef __powerpc64__
537 register_t msr, scratch;
540 i = 0xc00; /* IS = 11 */
541 switch (mfpvr() >> 16) {
550 i = 0; /* IS not supported */
556 for (; i < 0x400000; i += 0x00001000) {
558 __asm __volatile("tlbiel %0" :: "r"(i));
571 : "=r"(msr), "=r"(scratch) : "r"(i), "r"(1));
580 atomic_pte_lock(volatile struct lpte *pte, uint64_t bitmask, uint64_t *oldhi)
586 * Note: in principle, if just the locked bit were set here, we
587 * could avoid needing the eviction lock. However, eviction occurs
588 * so rarely that it isn't worth bothering about in practice.
592 "1:\tlwarx %1, 0, %3\n\t" /* load old value */
593 "and. %0,%1,%4\n\t" /* check if any bits set */
594 "bne 2f\n\t" /* exit if any set */
595 "stwcx. %5, 0, %3\n\t" /* attempt to store */
596 "bne- 1b\n\t" /* spin if failed */
597 "li %0, 1\n\t" /* success - retval = 1 */
598 "b 3f\n\t" /* we've succeeded */
600 "stwcx. %1, 0, %3\n\t" /* clear reservation (74xx) */
601 "li %0, 0\n\t" /* failure - retval = 0 */
603 : "=&r" (ret), "=&r"(oldhihalf), "=m" (pte->pte_hi)
604 : "r" ((volatile char *)&pte->pte_hi + 4),
605 "r" ((uint32_t)bitmask), "r" ((uint32_t)LPTE_LOCKED),
607 : "cr0", "cr1", "cr2", "memory");
609 *oldhi = (pte->pte_hi & 0xffffffff00000000ULL) | oldhihalf;
615 moea64_insert_to_pteg_native(struct lpte *pvo_pt, uintptr_t slotbase,
618 volatile struct lpte *pt;
619 uint64_t oldptehi, va;
623 /* Start at a random slot */
625 for (j = 0; j < 8; j++) {
626 k = slotbase + (i + j) % 8;
627 pt = &moea64_pteg_table[k];
628 /* Invalidate and seize lock only if no bits in mask set */
629 if (atomic_pte_lock(pt, mask, &oldptehi)) /* Lock obtained */
636 if (oldptehi & LPTE_VALID) {
637 KASSERT(!(oldptehi & LPTE_WIRED), ("Unmapped wired entry"));
639 * Need to invalidate old entry completely: see
640 * "Modifying a Page Table Entry". Need to reconstruct
641 * the virtual address for the outgoing entry to do that.
643 if (oldptehi & LPTE_BIG)
644 va = oldptehi >> moea64_large_page_shift;
646 va = oldptehi >> ADDR_PIDX_SHFT;
647 if (oldptehi & LPTE_HID)
648 va = (((k >> 3) ^ moea64_pteg_mask) ^ va) &
651 va = ((k >> 3) ^ va) & VSID_HASH_MASK;
652 va |= (oldptehi & LPTE_AVPN_MASK) <<
653 (ADDR_API_SHFT64 - ADDR_PIDX_SHFT);
657 moea64_pte_overflow++;
661 * Update the PTE as per "Adding a Page Table Entry". Lock is released
662 * by setting the high doubleworld.
664 pt->pte_lo = htobe64(pvo_pt->pte_lo);
666 pt->pte_hi = htobe64(pvo_pt->pte_hi);
669 /* Keep statistics */
676 moea64_pte_insert_native(mmu_t mmu, struct pvo_entry *pvo)
678 struct lpte insertpt;
682 moea64_pte_from_pvo(pvo, &insertpt);
684 /* Make sure further insertion is locked out during evictions */
685 rw_rlock(&moea64_eviction_lock);
688 * First try primary hash.
690 pvo->pvo_pte.slot &= ~7ULL; /* Base slot address */
691 slot = moea64_insert_to_pteg_native(&insertpt, pvo->pvo_pte.slot,
692 LPTE_VALID | LPTE_WIRED | LPTE_LOCKED);
694 rw_runlock(&moea64_eviction_lock);
695 pvo->pvo_pte.slot = slot;
700 * Now try secondary hash.
702 pvo->pvo_vaddr ^= PVO_HID;
703 insertpt.pte_hi ^= LPTE_HID;
704 pvo->pvo_pte.slot ^= (moea64_pteg_mask << 3);
705 slot = moea64_insert_to_pteg_native(&insertpt, pvo->pvo_pte.slot,
706 LPTE_VALID | LPTE_WIRED | LPTE_LOCKED);
708 rw_runlock(&moea64_eviction_lock);
709 pvo->pvo_pte.slot = slot;
714 * Out of luck. Find a PTE to sacrifice.
717 /* Lock out all insertions for a bit */
718 if (!rw_try_upgrade(&moea64_eviction_lock)) {
719 rw_runlock(&moea64_eviction_lock);
720 rw_wlock(&moea64_eviction_lock);
723 slot = moea64_insert_to_pteg_native(&insertpt, pvo->pvo_pte.slot,
724 LPTE_WIRED | LPTE_LOCKED);
726 rw_wunlock(&moea64_eviction_lock);
727 pvo->pvo_pte.slot = slot;
731 /* Try other hash table. Now we're getting desperate... */
732 pvo->pvo_vaddr ^= PVO_HID;
733 insertpt.pte_hi ^= LPTE_HID;
734 pvo->pvo_pte.slot ^= (moea64_pteg_mask << 3);
735 slot = moea64_insert_to_pteg_native(&insertpt, pvo->pvo_pte.slot,
736 LPTE_WIRED | LPTE_LOCKED);
738 rw_wunlock(&moea64_eviction_lock);
739 pvo->pvo_pte.slot = slot;
743 /* No freeable slots in either PTEG? We're hosed. */
744 rw_wunlock(&moea64_eviction_lock);
745 panic("moea64_pte_insert: overflow");