2 * Copyright (c) 1995 Bruce D. Evans.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 3. Neither the name of the author nor the names of contributors
14 * may be used to endorse or promote products derived from this software
15 * without specific prior written permission.
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 #ifndef _X86_X86_VAR_H_
33 #define _X86_X86_VAR_H_
36 * Miscellaneous machine-dependent declarations.
41 extern int busdma_swi_pending;
42 extern u_int cpu_exthigh;
43 extern u_int cpu_feature;
44 extern u_int cpu_feature2;
45 extern u_int amd_feature;
46 extern u_int amd_feature2;
47 extern u_int amd_pminfo;
48 extern u_int via_feature_rng;
49 extern u_int via_feature_xcrypt;
50 extern u_int cpu_clflush_line_size;
51 extern u_int cpu_stdext_feature;
52 extern u_int cpu_stdext_feature2;
53 extern u_int cpu_fxsr;
54 extern u_int cpu_high;
56 extern u_int cpu_max_ext_state_size;
57 extern u_int cpu_mxcsr_mask;
58 extern u_int cpu_procinfo;
59 extern u_int cpu_procinfo2;
60 extern char cpu_vendor[];
61 extern u_int cpu_vendor_id;
62 extern u_int cpu_mon_mwait_flags;
63 extern u_int cpu_mon_min_size;
64 extern u_int cpu_mon_max_size;
65 extern u_int cpu_maxphyaddr;
66 extern char ctx_switch_xsave[];
68 extern char hv_vendor[];
70 extern char sigcode[];
72 extern int vm_page_dump_size;
73 extern int workaround_erratum383;
76 extern int _ucode32sel;
80 extern uint64_t xsave_mask;
90 * The interface type of the interrupt handler entry point cannot be
91 * expressed in C. Use simplest non-variadic function type as an
94 typedef void alias_for_inthand_t(void);
96 void *alloc_fpusave(int flags);
97 void busdma_swi(void);
98 bool cpu_mwait_usable(void);
99 void cpu_probe_amdc1e(void);
100 void cpu_setregs(void);
101 void dump_add_page(vm_paddr_t);
102 void dump_drop_page(vm_paddr_t);
103 void identify_cpu(void);
104 void initializecpu(void);
105 void initializecpucache(void);
106 bool fix_cpuid(void);
107 void fillw(int /*u_short*/ pat, void *base, size_t cnt);
108 int is_physical_memory(vm_paddr_t addr);
110 void panicifcpuunsupported(void);
111 void pagecopy(void *from, void *to);
112 void printcpuinfo(void);
113 int user_dbreg_trap(void);
114 int minidumpsys(struct dumperinfo *);
115 struct pcb *get_pcb_td(struct thread *td);