2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
4 * Copyright (c) 2011 NetApp, Inc.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
16 * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 #include <sys/types.h>
35 #include <sys/queue.h>
36 #include <sys/kernel.h>
38 #include <sys/_pthreadtypes.h>
40 #include <dev/pci/pcireg.h>
44 #define PCI_BARMAX PCIR_MAX_BAR_0 /* BAR registers in a Type 0 header */
49 struct vm_snapshot_meta;
52 char *pe_emu; /* Name of device emulation */
54 /* instance creation */
55 int (*pe_init)(struct vmctx *, struct pci_devinst *,
57 int (*pe_legacy_config)(nvlist_t *, const char *);
60 /* ACPI DSDT enumeration */
61 void (*pe_write_dsdt)(struct pci_devinst *);
63 /* config space read/write callbacks */
64 int (*pe_cfgwrite)(struct vmctx *ctx, int vcpu,
65 struct pci_devinst *pi, int offset,
66 int bytes, uint32_t val);
67 int (*pe_cfgread)(struct vmctx *ctx, int vcpu,
68 struct pci_devinst *pi, int offset,
69 int bytes, uint32_t *retval);
71 /* BAR read/write callbacks */
72 void (*pe_barwrite)(struct vmctx *ctx, int vcpu,
73 struct pci_devinst *pi, int baridx,
74 uint64_t offset, int size, uint64_t value);
75 uint64_t (*pe_barread)(struct vmctx *ctx, int vcpu,
76 struct pci_devinst *pi, int baridx,
77 uint64_t offset, int size);
79 void (*pe_baraddr)(struct vmctx *ctx, struct pci_devinst *pi,
80 int baridx, int enabled, uint64_t address);
82 /* Save/restore device state */
83 int (*pe_snapshot)(struct vm_snapshot_meta *meta);
84 int (*pe_pause)(struct vmctx *ctx, struct pci_devinst *pi);
85 int (*pe_resume)(struct vmctx *ctx, struct pci_devinst *pi);
88 #define PCI_EMUL_SET(x) DATA_SET(pci_devemu_set, x);
99 enum pcibar_type type; /* io or memory */
106 struct msix_table_entry {
109 uint32_t vector_control;
113 * In case the structure is modified to hold extra information, use a define
114 * for the size that should be emulated.
116 #define MSIX_TABLE_ENTRY_SIZE 16
117 #define MAX_MSIX_TABLE_ENTRIES 2048
118 #define PBA_SIZE(msgnum) (roundup2((msgnum), 64) / 8)
127 struct pci_devemu *pi_d;
128 struct vmctx *pi_vmctx;
129 uint8_t pi_bus, pi_slot, pi_func;
130 char pi_name[PI_NAMESZ];
137 enum lintr_stat state;
140 pthread_mutex_t lock;
154 uint32_t table_offset;
159 struct msix_table_entry *table; /* allocated at runtime */
164 void *pi_arg; /* devemu-private data */
166 u_char pi_cfgdata[PCI_REGMAX + 1];
167 struct pcibar pi_bar[PCI_BARMAX + 1];
178 static_assert(sizeof(struct msicap) == 14, "compile-time assertion failed");
184 uint32_t table_info; /* bar index and offset within it */
185 uint32_t pba_info; /* bar index and offset within it */
187 static_assert(sizeof(struct msixcap) == 12, "compile-time assertion failed");
192 uint16_t pcie_capabilities;
194 uint32_t dev_capabilities; /* all devices */
195 uint16_t dev_control;
198 uint32_t link_capabilities; /* devices with links */
199 uint16_t link_control;
200 uint16_t link_status;
202 uint32_t slot_capabilities; /* ports with slots */
203 uint16_t slot_control;
204 uint16_t slot_status;
206 uint16_t root_control; /* root ports */
207 uint16_t root_capabilities;
208 uint32_t root_status;
210 uint32_t dev_capabilities2; /* all devices */
211 uint16_t dev_control2;
212 uint16_t dev_status2;
214 uint32_t link_capabilities2; /* devices with links */
215 uint16_t link_control2;
216 uint16_t link_status2;
218 uint32_t slot_capabilities2; /* ports with slots */
219 uint16_t slot_control2;
220 uint16_t slot_status2;
222 static_assert(sizeof(struct pciecap) == 60, "compile-time assertion failed");
224 typedef void (*pci_lintr_cb)(int b, int s, int pin, int pirq_pin,
225 int ioapic_irq, void *arg);
227 int init_pci(struct vmctx *ctx);
228 void pci_callback(void);
229 int pci_emul_alloc_bar(struct pci_devinst *pdi, int idx,
230 enum pcibar_type type, uint64_t size);
231 int pci_emul_add_msicap(struct pci_devinst *pi, int msgnum);
232 int pci_emul_add_pciecap(struct pci_devinst *pi, int pcie_device_type);
233 void pci_emul_capwrite(struct pci_devinst *pi, int offset, int bytes,
234 uint32_t val, uint8_t capoff, int capid);
235 void pci_emul_cmd_changed(struct pci_devinst *pi, uint16_t old);
236 void pci_generate_msi(struct pci_devinst *pi, int msgnum);
237 void pci_generate_msix(struct pci_devinst *pi, int msgnum);
238 void pci_lintr_assert(struct pci_devinst *pi);
239 void pci_lintr_deassert(struct pci_devinst *pi);
240 void pci_lintr_request(struct pci_devinst *pi);
241 int pci_msi_enabled(struct pci_devinst *pi);
242 int pci_msix_enabled(struct pci_devinst *pi);
243 int pci_msix_table_bar(struct pci_devinst *pi);
244 int pci_msix_pba_bar(struct pci_devinst *pi);
245 int pci_msi_maxmsgnum(struct pci_devinst *pi);
246 int pci_parse_legacy_config(nvlist_t *nvl, const char *opt);
247 int pci_parse_slot(char *opt);
248 void pci_print_supported_devices();
249 void pci_populate_msicap(struct msicap *cap, int msgs, int nextptr);
250 int pci_emul_add_msixcap(struct pci_devinst *pi, int msgnum, int barnum);
251 int pci_emul_msix_twrite(struct pci_devinst *pi, uint64_t offset, int size,
253 uint64_t pci_emul_msix_tread(struct pci_devinst *pi, uint64_t offset, int size);
254 int pci_count_lintr(int bus);
255 void pci_walk_lintr(int bus, pci_lintr_cb cb, void *arg);
256 void pci_write_dsdt(void);
257 uint64_t pci_ecfg_base(void);
258 int pci_bus_configured(int bus);
259 #ifdef BHYVE_SNAPSHOT
260 int pci_snapshot(struct vm_snapshot_meta *meta);
261 int pci_pause(struct vmctx *ctx, const char *dev_name);
262 int pci_resume(struct vmctx *ctx, const char *dev_name);
266 pci_set_cfgdata8(struct pci_devinst *pi, int offset, uint8_t val)
268 assert(offset <= PCI_REGMAX);
269 *(uint8_t *)(pi->pi_cfgdata + offset) = val;
273 pci_set_cfgdata16(struct pci_devinst *pi, int offset, uint16_t val)
275 assert(offset <= (PCI_REGMAX - 1) && (offset & 1) == 0);
276 *(uint16_t *)(pi->pi_cfgdata + offset) = val;
280 pci_set_cfgdata32(struct pci_devinst *pi, int offset, uint32_t val)
282 assert(offset <= (PCI_REGMAX - 3) && (offset & 3) == 0);
283 *(uint32_t *)(pi->pi_cfgdata + offset) = val;
286 static __inline uint8_t
287 pci_get_cfgdata8(struct pci_devinst *pi, int offset)
289 assert(offset <= PCI_REGMAX);
290 return (*(uint8_t *)(pi->pi_cfgdata + offset));
293 static __inline uint16_t
294 pci_get_cfgdata16(struct pci_devinst *pi, int offset)
296 assert(offset <= (PCI_REGMAX - 1) && (offset & 1) == 0);
297 return (*(uint16_t *)(pi->pi_cfgdata + offset));
300 static __inline uint32_t
301 pci_get_cfgdata32(struct pci_devinst *pi, int offset)
303 assert(offset <= (PCI_REGMAX - 3) && (offset & 3) == 0);
304 return (*(uint32_t *)(pi->pi_cfgdata + offset));
307 #endif /* _PCI_EMUL_H_ */