2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
4 * Copyright (c) 2013 Neel Natu <neel@freebsd.org>
5 * Copyright (c) 2013 Tycho Nightingale <tycho.nightingale@pluribusnetworks.com>
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
17 * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 #include <sys/cdefs.h>
33 __FBSDID("$FreeBSD$");
35 #include <sys/types.h>
36 #include <machine/vmm.h>
50 #include "uart_emul.h"
55 SET_DECLARE(lpc_dsdt_set, struct lpc_dsdt);
56 SET_DECLARE(lpc_sysres_set, struct lpc_sysres);
58 #define ELCR_PORT 0x4d0
59 SYSRES_IO(ELCR_PORT, 2);
61 #define IO_TIMER1_PORT 0x40
63 #define NMISC_PORT 0x61
64 SYSRES_IO(NMISC_PORT, 1);
66 static struct pci_devinst *lpc_bridge;
68 static const char *romfile;
70 #define LPC_UART_NUM 2
71 static struct lpc_uart_softc {
72 struct uart_softc *uart_softc;
77 } lpc_uart_softc[LPC_UART_NUM];
79 static const char *lpc_uart_names[LPC_UART_NUM] = { "COM1", "COM2" };
82 * LPC device configuration is in the following form:
83 * <lpc_device_name>[,<options>]
84 * For e.g. "com1,stdio" or "bootrom,/var/romfile"
87 lpc_device_parse(const char *opts)
90 char *str, *cpy, *lpcdev;
93 str = cpy = strdup(opts);
94 lpcdev = strsep(&str, ",");
96 if (strcasecmp(lpcdev, "bootrom") == 0) {
101 for (unit = 0; unit < LPC_UART_NUM; unit++) {
102 if (strcasecmp(lpcdev, lpc_uart_names[unit]) == 0) {
103 lpc_uart_softc[unit].opts = str;
118 lpc_print_supported_devices()
123 for (i = 0; i < LPC_UART_NUM; i++)
124 printf("%s\n", lpc_uart_names[i]);
135 lpc_uart_intr_assert(void *arg)
137 struct lpc_uart_softc *sc = arg;
139 assert(sc->irq >= 0);
141 vm_isa_pulse_irq(lpc_bridge->pi_vmctx, sc->irq, sc->irq);
145 lpc_uart_intr_deassert(void *arg)
148 * The COM devices on the LPC bus generate edge triggered interrupts,
149 * so nothing more to do here.
154 lpc_uart_io_handler(struct vmctx *ctx, int vcpu, int in, int port, int bytes,
155 uint32_t *eax, void *arg)
158 struct lpc_uart_softc *sc = arg;
160 offset = port - sc->iobase;
165 *eax = uart_read(sc->uart_softc, offset);
167 uart_write(sc->uart_softc, offset, *eax);
171 *eax = uart_read(sc->uart_softc, offset);
172 *eax |= uart_read(sc->uart_softc, offset + 1) << 8;
174 uart_write(sc->uart_softc, offset, *eax);
175 uart_write(sc->uart_softc, offset + 1, *eax >> 8);
186 lpc_init(struct vmctx *ctx)
188 struct lpc_uart_softc *sc;
189 struct inout_port iop;
193 if (romfile != NULL) {
194 error = bootrom_init(ctx, romfile);
200 for (unit = 0; unit < LPC_UART_NUM; unit++) {
201 sc = &lpc_uart_softc[unit];
202 name = lpc_uart_names[unit];
204 if (uart_legacy_alloc(unit, &sc->iobase, &sc->irq) != 0) {
205 fprintf(stderr, "Unable to allocate resources for "
206 "LPC device %s\n", name);
209 pci_irq_reserve(sc->irq);
211 sc->uart_softc = uart_init(lpc_uart_intr_assert,
212 lpc_uart_intr_deassert, sc);
214 if (uart_set_backend(sc->uart_softc, sc->opts) != 0) {
215 fprintf(stderr, "Unable to initialize backend '%s' "
216 "for LPC device %s\n", sc->opts, name);
220 bzero(&iop, sizeof(struct inout_port));
222 iop.port = sc->iobase;
223 iop.size = UART_IO_BAR_SIZE;
224 iop.flags = IOPORT_F_INOUT;
225 iop.handler = lpc_uart_io_handler;
228 error = register_inout(&iop);
237 pci_lpc_write_dsdt(struct pci_devinst *pi)
239 struct lpc_dsdt **ldpp, *ldp;
242 dsdt_line("Device (ISA)");
244 dsdt_line(" Name (_ADR, 0x%04X%04X)", pi->pi_slot, pi->pi_func);
245 dsdt_line(" OperationRegion (LPCR, PCI_Config, 0x00, 0x100)");
246 dsdt_line(" Field (LPCR, AnyAcc, NoLock, Preserve)");
248 dsdt_line(" Offset (0x60),");
249 dsdt_line(" PIRA, 8,");
250 dsdt_line(" PIRB, 8,");
251 dsdt_line(" PIRC, 8,");
252 dsdt_line(" PIRD, 8,");
253 dsdt_line(" Offset (0x68),");
254 dsdt_line(" PIRE, 8,");
255 dsdt_line(" PIRF, 8,");
256 dsdt_line(" PIRG, 8,");
257 dsdt_line(" PIRH, 8");
262 SET_FOREACH(ldpp, lpc_dsdt_set) {
268 dsdt_line("Device (PIC)");
270 dsdt_line(" Name (_HID, EisaId (\"PNP0000\"))");
271 dsdt_line(" Name (_CRS, ResourceTemplate ()");
274 dsdt_fixed_ioport(IO_ICU1, 2);
275 dsdt_fixed_ioport(IO_ICU2, 2);
282 dsdt_line("Device (TIMR)");
284 dsdt_line(" Name (_HID, EisaId (\"PNP0100\"))");
285 dsdt_line(" Name (_CRS, ResourceTemplate ()");
288 dsdt_fixed_ioport(IO_TIMER1_PORT, 4);
299 pci_lpc_sysres_dsdt(void)
301 struct lpc_sysres **lspp, *lsp;
304 dsdt_line("Device (SIO)");
306 dsdt_line(" Name (_HID, EisaId (\"PNP0C02\"))");
307 dsdt_line(" Name (_CRS, ResourceTemplate ()");
311 SET_FOREACH(lspp, lpc_sysres_set) {
315 dsdt_fixed_ioport(lsp->base, lsp->length);
318 dsdt_fixed_mem32(lsp->base, lsp->length);
327 LPC_DSDT(pci_lpc_sysres_dsdt);
330 pci_lpc_uart_dsdt(void)
332 struct lpc_uart_softc *sc;
335 for (unit = 0; unit < LPC_UART_NUM; unit++) {
336 sc = &lpc_uart_softc[unit];
340 dsdt_line("Device (%s)", lpc_uart_names[unit]);
342 dsdt_line(" Name (_HID, EisaId (\"PNP0501\"))");
343 dsdt_line(" Name (_UID, %d)", unit + 1);
344 dsdt_line(" Name (_CRS, ResourceTemplate ()");
347 dsdt_fixed_ioport(sc->iobase, UART_IO_BAR_SIZE);
348 dsdt_fixed_irq(sc->irq);
354 LPC_DSDT(pci_lpc_uart_dsdt);
357 pci_lpc_cfgwrite(struct vmctx *ctx, int vcpu, struct pci_devinst *pi,
358 int coff, int bytes, uint32_t val)
364 if (coff >= 0x60 && coff <= 0x63)
365 pirq_pin = coff - 0x60 + 1;
366 if (coff >= 0x68 && coff <= 0x6b)
367 pirq_pin = coff - 0x68 + 5;
369 pirq_write(ctx, pirq_pin, val);
370 pci_set_cfgdata8(pi, coff, pirq_read(pirq_pin));
378 pci_lpc_write(struct vmctx *ctx, int vcpu, struct pci_devinst *pi,
379 int baridx, uint64_t offset, int size, uint64_t value)
384 pci_lpc_read(struct vmctx *ctx, int vcpu, struct pci_devinst *pi,
385 int baridx, uint64_t offset, int size)
390 #define LPC_DEV 0x7000
391 #define LPC_VENDOR 0x8086
394 pci_lpc_init(struct vmctx *ctx, struct pci_devinst *pi, char *opts)
398 * Do not allow more than one LPC bridge to be configured.
400 if (lpc_bridge != NULL) {
401 fprintf(stderr, "Only one LPC bridge is allowed.\n");
406 * Enforce that the LPC can only be configured on bus 0. This
407 * simplifies the ACPI DSDT because it can provide a decode for
408 * all legacy i/o ports behind bus 0.
410 if (pi->pi_bus != 0) {
411 fprintf(stderr, "LPC bridge can be present only on bus 0.\n");
415 if (lpc_init(ctx) != 0)
418 /* initialize config space */
419 pci_set_cfgdata16(pi, PCIR_DEVICE, LPC_DEV);
420 pci_set_cfgdata16(pi, PCIR_VENDOR, LPC_VENDOR);
421 pci_set_cfgdata8(pi, PCIR_CLASS, PCIC_BRIDGE);
422 pci_set_cfgdata8(pi, PCIR_SUBCLASS, PCIS_BRIDGE_ISA);
430 lpc_pirq_name(int pin)
434 if (lpc_bridge == NULL)
436 asprintf(&name, "\\_SB.PC00.ISA.LNK%c,", 'A' + pin - 1);
441 lpc_pirq_routed(void)
445 if (lpc_bridge == NULL)
448 for (pin = 0; pin < 4; pin++)
449 pci_set_cfgdata8(lpc_bridge, 0x60 + pin, pirq_read(pin + 1));
450 for (pin = 0; pin < 4; pin++)
451 pci_set_cfgdata8(lpc_bridge, 0x68 + pin, pirq_read(pin + 5));
454 struct pci_devemu pci_de_lpc = {
456 .pe_init = pci_lpc_init,
457 .pe_write_dsdt = pci_lpc_write_dsdt,
458 .pe_cfgwrite = pci_lpc_cfgwrite,
459 .pe_barwrite = pci_lpc_write,
460 .pe_barread = pci_lpc_read
462 PCI_EMUL_SET(pci_de_lpc);