4 * Copyright (c) 2010,2011 Aleksandr Rybalko. All rights reserved.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 #ifndef _DWC_OTGREG_H_
29 #define _DWC_OTGREG_H_
31 #define DOTG_GOTGCTL 0x0000
32 #define DOTG_GOTGINT 0x0004
33 #define DOTG_GAHBCFG 0x0008
34 #define DOTG_GUSBCFG 0x000C
35 #define DOTG_GRSTCTL 0x0010
36 #define DOTG_GINTSTS 0x0014
37 #define DOTG_GINTMSK 0x0018
38 #define DOTG_GRXSTSRD 0x001C
39 #define DOTG_GRXSTSRH 0x001C
40 #define DOTG_GRXSTSPD 0x0020
41 #define DOTG_GRXSTSPH 0x0020
42 #define DOTG_GRXFSIZ 0x0024
43 #define DOTG_GNPTXFSIZ 0x0028
44 #define DOTG_GNPTXSTS 0x002C
45 #define DOTG_GI2CCTL 0x0030
46 #define DOTG_GPVNDCTL 0x0034
47 #define DOTG_GGPIO 0x0038
48 #define DOTG_GUID 0x003C
49 #define DOTG_GSNPSID 0x0040
50 #define DOTG_GHWCFG1 0x0044
51 #define DOTG_GHWCFG2 0x0048
52 #define DOTG_GHWCFG3 0x004C
53 #define DOTG_GHWCFG4 0x0050
54 #define DOTG_GLPMCFG 0x0054
55 #define DOTG_GPWRDN 0x0058
56 #define DOTG_GDFIFOCFG 0x005C
57 #define DOTG_GADPCTL 0x0060
59 #define DOTG_HPTXFSIZ 0x0100
60 /* start from 0x104, but fifo0 not exists */
61 #define DOTG_DPTXFSIZ(fifo) (0x0100 + (4*(fifo)))
62 #define DOTG_DIEPTXF(fifo) (0x0100 + (4*(fifo)))
64 #define DOTG_HCFG 0x0400
65 #define DOTG_HFIR 0x0404
66 #define DOTG_HFNUM 0x0408
67 #define DOTG_HPTXSTS 0x0410
68 #define DOTG_HAINT 0x0414
69 #define DOTG_HAINTMSK 0x0418
70 #define DOTG_HPRT 0x0440
72 #define DOTG_HCCHAR(ch) (0x0500 + (32*(ch)))
73 #define DOTG_HCSPLT(ch) (0x0504 + (32*(ch)))
74 #define DOTG_HCINT(ch) (0x0508 + (32*(ch)))
75 #define DOTG_HCINTMSK(ch) (0x050C + (32*(ch)))
76 #define DOTG_HCTSIZ(ch) (0x0510 + (32*(ch)))
77 #define DOTG_HCDMA(ch) (0x0514 + (32*(ch)))
78 #define DOTG_HCDMAI(ch) (0x0514 + (32*(ch)))
79 #define DOTG_HCDMAO(ch) (0x0514 + (32*(ch)))
80 #define DOTG_HCDMAB(ch) (0x051C + (32*(ch)))
83 #define DOTG_DCFG 0x0800
84 #define DOTG_DCTL 0x0804
85 #define DOTG_DSTS 0x0808
86 #define DOTG_DIEPMSK 0x0810
87 #define DOTG_DOEPMSK 0x0814
88 #define DOTG_DAINT 0x0818
89 #define DOTG_DAINTMSK 0x081C
90 #define DOTG_DTKNQR1 0x0820
91 #define DOTG_DTKNQR2 0x0824
92 #define DOTG_DVBUSDIS 0x0828
93 #define DOTG_DVBUSPULSE 0x082C
94 #define DOTG_DTHRCTL 0x0830
95 #define DOTG_DTKNQR4 0x0834
96 #define DOTG_DIEPEMPMSK 0x0834
97 #define DOTG_DEACHINT 0x0838
98 #define DOTG_DEACHINTMSK 0x083C
99 #define DOTG_DIEPEACHINTMSK(ch) (0x0840 + (4*(ch)))
100 #define DOTG_DOEPEACHINTMSK(ch) (0x0880 + (4*(ch)))
102 #define DOTG_DIEPCTL(ep) (0x0900 + (32*(ep)))
103 #define DOTG_DIEPINT(ep) (0x0908 + (32*(ep)))
104 #define DOTG_DIEPTSIZ(ep) (0x0910 + (32*(ep)))
105 #define DOTG_DIEPDMA(ep) (0x0914 + (32*(ep)))
106 #define DOTG_DTXFSTS(ep) (0x0918 + (32*(ep)))
107 #define DOTG_DIEPDMAB(ep) (0x091c + (32*(ep)))
109 #define DOTG_DOEPCTL(ep) (0x0B00 + (32*(ep)))
110 #define DOTG_DOEPFN(ep) (0x0B04 + (32*(ep)))
111 #define DOTG_DOEPINT(ep) (0x0B08 + (32*(ep)))
112 #define DOTG_DOEPTSIZ(ep) (0x0B10 + (32*(ep)))
113 #define DOTG_DOEPDMA(ep) (0x0B14 + (32*(ep)))
114 #define DOTG_DOEPDMAB(ep) (0x0B1c + (32*(ep)))
115 /* End Device Mode */
118 #define DOTG_CTL_STATUS 0x0800
119 #define DOTG_DMA0_INB_CHN0 0x0818
120 #define DOTG_DMA0_INB_CHN1 0x0820
121 #define DOTG_DMA0_INB_CHN2 0x0828
122 #define DOTG_DVBUSDIS 0x0828
123 #define DOTG_DVBUSPULSE 0x082c
124 #define DOTG_DMA0_INB_CHN3 0x0830
125 #define DOTG_DMA0_INB_CHN4 0x0838
126 #define DOTG_DMA0_INB_CHN5 0x0840
127 #define DOTG_DMA0_INB_CHN6 0x0848
128 #define DOTG_DMA0_INB_CHN7 0x0850
129 #define DOTG_DMA0_OUTB_CHN0 0x0858
130 #define DOTG_DMA0_OUTB_CHN1 0x0860
131 #define DOTG_DMA0_OUTB_CHN2 0x0868
132 #define DOTG_DMA0_OUTB_CHN3 0x0870
133 #define DOTG_DMA0_OUTB_CHN4 0x0878
134 #define DOTG_DMA0_OUTB_CHN5 0x0880
135 #define DOTG_DMA0_OUTB_CHN6 0x0888
136 #define DOTG_DMA0_OUTB_CHN7 0x0890
139 /* Power and clock gating CSR */
141 #define DOTG_PCGCCTL 0x0E00
143 /* FIFO access registers (PIO-mode) */
145 #define DOTG_DFIFO(n) (0x1000 + (0x1000 * (n)))
147 #define GOTGCTL_CHIRP_ON (1<<27)
148 #define GOTGCTL_BSESVLD (1<<19)
149 #define GOTGCTL_ASESVLD (1<<18)
150 #define GOTGCTL_DBNCTIME (1<<17)
151 #define GOTGCTL_CONIDSTS (1<<16)
152 #define GOTGCTL_DEVHNPEN (1<<11)
153 #define GOTGCTL_HSTSETHNPEN (1<<10)
154 #define GOTGCTL_HNPREQ (1<<9)
155 #define GOTGCTL_HSTNEGSCS (1<<8)
156 #define GOTGCTL_SESREQ (1<<1)
157 #define GOTGCTL_SESREQSCS (1<<0)
159 #define GOTGCTL_DBNCEDONE (1<<19)
160 #define GOTGCTL_ADEVTOUTCHG (1<<18)
161 #define GOTGCTL_HSTNEGDET (1<<17)
162 #define GOTGCTL_HSTNEGSUCSTSCHG (1<<9)
163 #define GOTGCTL_SESREQSUCSTSCHG (1<<8)
164 #define GOTGCTL_SESENDDET (1<<2)
166 #define GAHBCFG_PTXFEMPLVL (1<<8)
167 #define GAHBCFG_NPTXFEMPLVL (1<<7)
168 #define GAHBCFG_DMAEN (1<<5)
169 #define GAHBCFG_HBSTLEN_MASK 0x0000001e
170 #define GAHBCFG_HBSTLEN_SHIFT 1
171 #define GAHBCFG_GLBLINTRMSK (1<<0)
173 #define GUSBCFG_CORRUPTTXPACKET (1<<31)
174 #define GUSBCFG_FORCEDEVMODE (1<<30)
175 #define GUSBCFG_FORCEHOSTMODE (1<<29)
176 #define GUSBCFG_NO_PULLUP (1<<27)
177 #define GUSBCFG_IC_USB_CAP (1<<26)
178 #define GUSBCFG_TERMSELDLPULSE (1<<22)
179 #define GUSBCFG_ULPIEXTVBUSINDICATOR (1<<21)
180 #define GUSBCFG_ULPIEXTVBUSDRV (1<<20)
181 #define GUSBCFG_ULPICLKSUSM (1<<19)
182 #define GUSBCFG_ULPIAUTORES (1<<18)
183 #define GUSBCFG_ULPIFSLS (1<<17)
184 #define GUSBCFG_OTGI2CSEL (1<<16)
185 #define GUSBCFG_PHYLPWRCLKSEL (1<<15)
186 #define GUSBCFG_USBTRDTIM_MASK 0x00003c00
187 #define GUSBCFG_USBTRDTIM_SHIFT 10
188 #define GUSBCFG_TRD_TIM_SET(x) (((x) & 15) << 10)
189 #define GUSBCFG_HNPCAP (1<<9)
190 #define GUSBCFG_SRPCAP (1<<8)
191 #define GUSBCFG_DDRSEL (1<<7)
192 #define GUSBCFG_PHYSEL (1<<6)
193 #define GUSBCFG_FSINTF (1<<5)
194 #define GUSBCFG_ULPI_UTMI_SEL (1<<4)
195 #define GUSBCFG_PHYIF (1<<3)
196 #define GUSBCFG_TOUTCAL_MASK 0x00000007
197 #define GUSBCFG_TOUTCAL_SHIFT 0
200 #define DOTG_GGPIO_NOVBUSSENS (1 << 21)
201 #define DOTG_GGPIO_SOFOUTEN (1 << 20)
202 #define DOTG_GGPIO_VBUSBSEN (1 << 19)
203 #define DOTG_GGPIO_VBUSASEN (1 << 18)
204 #define DOTG_GGPIO_I2CPADEN (1 << 17)
205 #define DOTG_GGPIO_PWRDWN (1 << 16)
207 #define GRSTCTL_AHBIDLE (1<<31)
208 #define GRSTCTL_DMAREQ (1<<30)
209 #define GRSTCTL_TXFNUM_MASK 0x000007c0
210 #define GRSTCTL_TXFNUM_SHIFT 6
211 #define GRSTCTL_TXFIFO(n) (((n) & 31) << 6)
212 #define GRSTCTL_TXFFLSH (1<<5)
213 #define GRSTCTL_RXFFLSH (1<<4)
214 #define GRSTCTL_INTKNQFLSH (1<<3)
215 #define GRSTCTL_FRMCNTRRST (1<<2)
216 #define GRSTCTL_HSFTRST (1<<1)
217 #define GRSTCTL_CSFTRST (1<<0)
219 #define GINTSTS_WKUPINT (1<<31)
220 #define GINTSTS_SESSREQINT (1<<30)
221 #define GINTSTS_DISCONNINT (1<<29)
222 #define GINTSTS_CONIDSTSCHNG (1<<28)
223 #define GINTSTS_LPM (1<<27)
224 #define GINTSTS_PTXFEMP (1<<26)
225 #define GINTSTS_HCHINT (1<<25)
226 #define GINTSTS_PRTINT (1<<24)
227 #define GINTSTS_RESETDET (1<<23)
228 #define GINTSTS_FETSUSP (1<<22)
229 #define GINTSTS_INCOMPLP (1<<21)
230 #define GINTSTS_INCOMPISOIN (1<<20)
231 #define GINTSTS_OEPINT (1<<19)
232 #define GINTSTS_IEPINT (1<<18)
233 #define GINTSTS_EPMIS (1<<17)
234 #define GINTSTS_RESTORE_DONE (1<<16)
235 #define GINTSTS_EOPF (1<<15)
236 #define GINTSTS_ISOOUTDROP (1<<14)
237 #define GINTSTS_ENUMDONE (1<<13)
238 #define GINTSTS_USBRST (1<<12)
239 #define GINTSTS_USBSUSP (1<<11)
240 #define GINTSTS_ERLYSUSP (1<<10)
241 #define GINTSTS_I2CINT (1<<9)
242 #define GINTSTS_ULPICKINT (1<<8)
243 #define GINTSTS_GOUTNAKEFF (1<<7)
244 #define GINTSTS_GINNAKEFF (1<<6)
245 #define GINTSTS_NPTXFEMP (1<<5)
246 #define GINTSTS_RXFLVL (1<<4)
247 #define GINTSTS_SOF (1<<3)
248 #define GINTSTS_OTGINT (1<<2)
249 #define GINTSTS_MODEMIS (1<<1)
250 #define GINTSTS_CURMOD (1<<0)
252 #define GINTMSK_WKUPINTMSK (1<<31)
253 #define GINTMSK_SESSREQINTMSK (1<<30)
254 #define GINTMSK_DISCONNINTMSK (1<<29)
255 #define GINTMSK_CONIDSTSCHNGMSK (1<<28)
256 #define GINTMSK_PTXFEMPMSK (1<<26)
257 #define GINTMSK_HCHINTMSK (1<<25)
258 #define GINTMSK_PRTINTMSK (1<<24)
259 #define GINTMSK_FETSUSPMSK (1<<22)
260 #define GINTMSK_INCOMPLPMSK (1<<21)
261 #define GINTMSK_INCOMPISOINMSK (1<<20)
262 #define GINTMSK_OEPINTMSK (1<<19)
263 #define GINTMSK_IEPINTMSK (1<<18)
264 #define GINTMSK_EPMISMSK (1<<17)
265 #define GINTMSK_EOPFMSK (1<<15)
266 #define GINTMSK_ISOOUTDROPMSK (1<<14)
267 #define GINTMSK_ENUMDONEMSK (1<<13)
268 #define GINTMSK_USBRSTMSK (1<<12)
269 #define GINTMSK_USBSUSPMSK (1<<11)
270 #define GINTMSK_ERLYSUSPMSK (1<<10)
271 #define GINTMSK_I2CINTMSK (1<<9)
272 #define GINTMSK_ULPICKINTMSK (1<<8)
273 #define GINTMSK_GOUTNAKEFFMSK (1<<7)
274 #define GINTMSK_GINNAKEFFMSK (1<<6)
275 #define GINTMSK_NPTXFEMPMSK (1<<5)
276 #define GINTMSK_RXFLVLMSK (1<<4)
277 #define GINTMSK_SOFMSK (1<<3)
278 #define GINTMSK_OTGINTMSK (1<<2)
279 #define GINTMSK_MODEMISMSK (1<<1)
280 #define GINTMSK_CURMODMSK (1<<0)
282 #define GRXSTSRH_PKTSTS_MASK 0x001e0000
283 #define GRXSTSRH_PKTSTS_SHIFT 17
284 #define GRXSTSRH_DPID_MASK 0x00018000
285 #define GRXSTSRH_DPID_SHIFT 15
286 #define GRXSTSRH_BCNT_MASK 0x00007ff0
287 #define GRXSTSRH_BCNT_SHIFT 4
288 #define GRXSTSRH_CHNUM_MASK 0x0000000f
289 #define GRXSTSRH_CHNUM_SHIFT 0
291 #define GRXSTSRD_FN_MASK 0x01e00000
292 #define GRXSTSRD_FN_GET(x) (((x) >> 21) & 15)
293 #define GRXSTSRD_FN_SHIFT 21
294 #define GRXSTSRD_PKTSTS_MASK 0x001e0000
295 #define GRXSTSRD_PKTSTS_SHIFT 17
296 #define GRXSTSRH_IN_DATA (2<<17)
297 #define GRXSTSRH_IN_COMPLETE (3<<17)
298 #define GRXSTSRH_DT_ERROR (5<<17)
299 #define GRXSTSRH_HALTED (7<<17)
300 #define GRXSTSRD_GLOB_OUT_NAK (1<<17)
301 #define GRXSTSRD_OUT_DATA (2<<17)
302 #define GRXSTSRD_OUT_COMPLETE (3<<17)
303 #define GRXSTSRD_STP_COMPLETE (4<<17)
304 #define GRXSTSRD_STP_DATA (6<<17)
305 #define GRXSTSRD_DPID_MASK 0x00018000
306 #define GRXSTSRD_DPID_SHIFT 15
307 #define GRXSTSRD_DPID_DATA0 (0<<15)
308 #define GRXSTSRD_DPID_DATA1 (2<<15)
309 #define GRXSTSRD_DPID_DATA2 (1<<15)
310 #define GRXSTSRD_DPID_MDATA (3<<15)
311 #define GRXSTSRD_BCNT_MASK 0x00007ff0
312 #define GRXSTSRD_BCNT_GET(x) (((x) >> 4) & 0x7FF)
313 #define GRXSTSRD_BCNT_SHIFT 4
314 #define GRXSTSRD_CHNUM_MASK 0x0000000f
315 #define GRXSTSRD_CHNUM_GET(x) ((x) & 15)
316 #define GRXSTSRD_CHNUM_SHIFT 0
318 #define GRXFSIZ_RXFDEP_MASK 0x0000ffff
319 #define GRXFSIZ_RXFDEP_SHIFT 0
321 #define GNPTXFSIZ_NPTXFDEP_MASK 0xffff0000
322 #define GNPTXFSIZ_NPTXFDEP_SHIFT 0
323 #define GNPTXFSIZ_NPTXFSTADDR_MASK 0x0000ffff
324 #define GNPTXFSIZ_NPTXFSTADDR_SHIFT 16
326 #define GNPTXSTS_NPTXQTOP_SHIFT 24
327 #define GNPTXSTS_NPTXQTOP_MASK 0x7f000000
328 #define GNPTXSTS_NPTXQSPCAVAIL_SHIFT 16
329 #define GNPTXSTS_NPTXQSPCAVAIL_MASK 0x00ff0000
330 #define GNPTXSTS_NPTXFSPCAVAIL_SHIFT 0
331 #define GNPTXSTS_NPTXFSPCAVAIL_MASK 0x0000ffff
333 #define GI2CCTL_BSYDNE_SC (1<<31)
334 #define GI2CCTL_RW (1<<30)
335 #define GI2CCTL_I2CDATSE0 (1<<28)
336 #define GI2CCTL_I2CDEVADR_SHIFT 26
337 #define GI2CCTL_I2CDEVADR_MASK 0x0c000000
338 #define GI2CCTL_I2CSUSPCTL (1<<25)
339 #define GI2CCTL_ACK (1<<24)
340 #define GI2CCTL_I2CEN (1<<23)
341 #define GI2CCTL_ADDR_SHIFT 16
342 #define GI2CCTL_ADDR_MASK 0x007f0000
343 #define GI2CCTL_REGADDR_SHIFT 8
344 #define GI2CCTL_REGADDR_MASK 0x0000ff00
345 #define GI2CCTL_RWDATA_SHIFT 0
346 #define GI2CCTL_RWDATA_MASK 0x000000ff
348 #define GPVNDCTL_DISULPIDRVR (1<<31)
349 #define GPVNDCTL_VSTSDONE (1<<27)
350 #define GPVNDCTL_VSTSBSY (1<<26)
351 #define GPVNDCTL_NEWREGREQ (1<<25)
352 #define GPVNDCTL_REGWR (1<<22)
353 #define GPVNDCTL_REGADDR_SHIFT 16
354 #define GPVNDCTL_REGADDR_MASK 0x003f0000
355 #define GPVNDCTL_VCTRL_SHIFT 8
356 #define GPVNDCTL_VCTRL_MASK 0x0000ff00
357 #define GPVNDCTL_REGDATA_SHIFT 0
358 #define GPVNDCTL_REGDATA_MASK 0x000000ff
360 #define GGPIO_GPO_SHIFT 16
361 #define GGPIO_GPO_MASK 0xffff0000
362 #define GGPIO_GPI_SHIFT 0
363 #define GGPIO_GPI_MASK 0x0000ffff
365 #define GHWCFG1_GET_DIR(x, n) (((x) >> (2 * (n))) & 3)
366 #define GHWCFG1_BIDIR 0
368 #define GHWCFG1_OUT 2
370 #define GHWCFG2_TKNQDEPTH_SHIFT 26
371 #define GHWCFG2_TKNQDEPTH_MASK 0x7c000000
372 #define GHWCFG2_PTXQDEPTH_SHIFT 24
373 #define GHWCFG2_PTXQDEPTH_MASK 0x03000000
374 #define GHWCFG2_NPTXQDEPTH_SHIFT 22
375 #define GHWCFG2_NPTXQDEPTH_MASK 0x00c00000
376 #define GHWCFG2_MPI (1<<20)
377 #define GHWCFG2_DYNFIFOSIZING (1<<19)
378 #define GHWCFG2_PERIOSUPPORT (1<<18)
379 #define GHWCFG2_NUMHSTCHNL_SHIFT 14
380 #define GHWCFG2_NUMHSTCHNL_MASK 0x0003c000
381 #define GHWCFG2_NUMHSTCHNL_GET(x) ((((x) >> 14) & 15) + 1)
382 #define GHWCFG2_NUMDEVEPS_SHIFT 10
383 #define GHWCFG2_NUMDEVEPS_MASK 0x00003c00
384 #define GHWCFG2_NUMDEVEPS_GET(x) ((((x) >> 10) & 15) + 1)
385 #define GHWCFG2_FSPHYTYPE_SHIFT 8
386 #define GHWCFG2_FSPHYTYPE_MASK 0x00000300
387 #define GHWCFG2_HSPHYTYPE_SHIFT 6
388 #define GHWCFG2_HSPHYTYPE_MASK 0x000000c0
389 #define GHWCFG2_SINGPNT (1<<5)
390 #define GHWCFG2_OTGARCH_SHIFT 3
391 #define GHWCFG2_OTGARCH_MASK 0x00000018
392 #define GHWCFG2_OTGMODE_SHIFT 0
393 #define GHWCFG2_OTGMODE_MASK 0x00000007
395 #define GHWCFG3_DFIFODEPTH_SHIFT 16
396 #define GHWCFG3_DFIFODEPTH_MASK 0xffff0000
397 #define GHWCFG3_DFIFODEPTH_GET(x) ((x) >> 16)
398 #define GHWCFG3_RSTTYPE (1<<11)
399 #define GHWCFG3_OPTFEATURE (1<<10)
400 #define GHWCFG3_VNDCTLSUPT (1<<9)
401 #define GHWCFG3_I2CINTSEL (1<<8)
402 #define GHWCFG3_OTGEN (1<<7)
403 #define GHWCFG3_PKTSIZEWIDTH_SHIFT 4
404 #define GHWCFG3_PKTSIZEWIDTH_MASK 0x00000070
405 #define GHWCFG3_PKTSIZE_GET(x) (0x10<<(((x) >> 4) & 7))
406 #define GHWCFG3_XFERSIZEWIDTH_SHIFT 0
407 #define GHWCFG3_XFERSIZEWIDTH_MASK 0x0000000f
408 #define GHWCFG3_XFRRSIZE_GET(x) (0x400<<(((x) >> 0) & 15))
410 #define GHWCFG4_NUM_IN_EP_GET(x) ((((x) >> 26) & 15) + 1)
411 #define GHWCFG4_SESSENDFLTR (1<<24)
412 #define GHWCFG4_BVALIDFLTR (1<<23)
413 #define GHWCFG4_AVALIDFLTR (1<<22)
414 #define GHWCFG4_VBUSVALIDFLTR (1<<21)
415 #define GHWCFG4_IDDGFLTR (1<<20)
416 #define GHWCFG4_NUMCTLEPS_SHIFT 16
417 #define GHWCFG4_NUMCTLEPS_MASK 0x000f0000
418 #define GHWCFG4_NUMCTLEPS_GET(x) (((x) >> 16) & 15)
419 #define GHWCFG4_PHYDATAWIDTH_SHIFT 14
420 #define GHWCFG4_PHYDATAWIDTH_MASK 0x0000c000
421 #define GHWCFG4_AHBFREQ (1<<5)
422 #define GHWCFG4_ENABLEPWROPT (1<<4)
423 #define GHWCFG4_NUMDEVPERIOEPS_SHIFT 0
424 #define GHWCFG4_NUMDEVPERIOEPS_MASK 0x0000000f
425 #define GHWCFG4_NUMDEVPERIOEPS_GET(x) (((x) >> 0) & 15)
427 #define GLPMCFG_HSIC_CONN (1<<30)
429 #define GPWRDN_BVALID (1<<22)
430 #define GPWRDN_IDDIG (1<<21)
431 #define GPWRDN_CONNDET_INT (1<<14)
432 #define GPWRDN_CONNDET (1<<13)
433 #define GPWRDN_DISCONN_INT (1<<12)
434 #define GPWRDN_DISCONN (1<<11)
435 #define GPWRDN_RESETDET_INT (1<<10)
436 #define GPWRDN_RESETDET (1<<9)
437 #define GPWRDN_LINESTATE_INT (1<<8)
438 #define GPWRDN_LINESTATE (1<<7)
439 #define GPWRDN_DISABLE_VBUS (1<<6)
440 #define GPWRDN_POWER_DOWN (1<<5)
441 #define GPWRDN_POWER_DOWN_RST (1<<4)
442 #define GPWRDN_POWER_DOWN_CLAMP (1<<3)
443 #define GPWRDN_RESTORE (1<<2)
444 #define GPWRDN_PMU_ACTIVE (1<<1)
445 #define GPWRDN_PMU_IRQ_SEL (1<<0)
447 #define HPTXFSIZ_PTXFSIZE_SHIFT 16
448 #define HPTXFSIZ_PTXFSIZE_MASK 0xffff0000
449 #define HPTXFSIZ_PTXFSTADDR_SHIFT 0
450 #define HPTXFSIZ_PTXFSTADDR_MASK 0x0000ffff
452 #define DPTXFSIZN_DPTXFSIZE_SHIFT 16
453 #define DPTXFSIZN_DPTXFSIZE_MASK 0xffff0000
454 #define DPTXFSIZN_PTXFSTADDR_SHIFT 0
455 #define DPTXFSIZN_PTXFSTADDR_MASK 0x0000ffff
457 #define DIEPTXFN_INEPNTXFDEP_SHIFT 16
458 #define DIEPTXFN_INEPNTXFDEP_MASK 0xffff0000
459 #define DIEPTXFN_INEPNTXFSTADDR_SHIFT 0
460 #define DIEPTXFN_INEPNTXFSTADDR_MASK 0x0000ffff
462 #define HCFG_MODECHANGERDY (1<<31)
463 #define HCFG_PERSCHEDENABLE (1<<26)
464 #define HCFG_FLENTRIES_SHIFT 24
465 #define HCFG_FLENTRIES_MASK 0x03000000
466 #define HCFG_FLENTRIES_8 (0)
467 #define HCFG_FLENTRIES_16 (1)
468 #define HCFG_FLENTRIES_32 (2)
469 #define HCFG_FLENTRIES_64 (3)
470 #define HCFG_MULTISEGDMA (1<<23)
471 #define HCFG_32KHZSUSPEND (1<<7)
472 #define HCFG_FSLSSUPP (1<<2)
473 #define HCFG_FSLSPCLKSEL_SHIFT 0
474 #define HCFG_FSLSPCLKSEL_MASK 0x00000003
476 #define HFIR_RELOADCTRL (1<<16)
477 #define HFIR_FRINT_SHIFT 0
478 #define HFIR_FRINT_MASK 0x0000ffff
480 #define HFNUM_FRREM_SHIFT 16
481 #define HFNUM_FRREM_MASK 0xffff0000
482 #define HFNUM_FRNUM_SHIFT 0
483 #define HFNUM_FRNUM_MASK 0x0000ffff
485 #define HPTXSTS_ODD (1<<31)
486 #define HPTXSTS_CHAN_SHIFT 27
487 #define HPTXSTS_CHAN_MASK 0x78000000
488 #define HPTXSTS_TOKEN_SHIFT 25
489 #define HPTXSTS_TOKEN_MASK 0x06000000
490 #define HPTXSTS_TOKEN_ZL 0
491 #define HPTXSTS_TOKEN_PING 1
492 #define HPTXSTS_TOKEN_DISABLE 2
493 #define HPTXSTS_TERMINATE (1<<24)
494 #define HPTXSTS_PTXQSPCAVAIL_SHIFT 16
495 #define HPTXSTS_PTXQSPCAVAIL_MASK 0x00ff0000
496 #define HPTXSTS_PTXFSPCAVAIL_SHIFT 0
497 #define HPTXSTS_PTXFSPCAVAIL_MASK 0x0000ffff
499 #define HAINT_HAINT_SHIFT 0
500 #define HAINT_HAINT_MASK 0x0000ffff
501 #define HAINTMSK_HAINTMSK_SHIFT 0
502 #define HAINTMSK_HAINTMSK_MASK 0x0000ffff
504 #define HPRT_PRTSPD_SHIFT 17
505 #define HPRT_PRTSPD_MASK 0x00060000
506 #define HPRT_PRTSPD_HIGH 0
507 #define HPRT_PRTSPD_FULL 1
508 #define HPRT_PRTSPD_LOW 2
509 #define HPRT_PRTSPD_MASK 0x00060000
510 #define HPRT_PRTTSTCTL_SHIFT 13
511 #define HPRT_PRTTSTCTL_MASK 0x0001e000
512 #define HPRT_PRTPWR (1<<12)
513 #define HPRT_PRTLNSTS_SHIFT 10
514 #define HPRT_PRTLNSTS_MASK 0x00000c00
515 #define HPRT_PRTRST (1<<8)
516 #define HPRT_PRTSUSP (1<<7)
517 #define HPRT_PRTRES (1<<6)
518 #define HPRT_PRTOVRCURRCHNG (1<<5)
519 #define HPRT_PRTOVRCURRACT (1<<4)
520 #define HPRT_PRTENCHNG (1<<3)
521 #define HPRT_PRTENA (1<<2)
522 #define HPRT_PRTCONNDET (1<<1)
523 #define HPRT_PRTCONNSTS (1<<0)
525 #define HCCHAR_CHENA (1<<31)
526 #define HCCHAR_CHDIS (1<<30)
527 #define HCCHAR_ODDFRM (1<<29)
528 #define HCCHAR_DEVADDR_SHIFT 22
529 #define HCCHAR_DEVADDR_MASK 0x1fc00000
530 #define HCCHAR_MC_SHIFT 20
531 #define HCCHAR_MC_MASK 0x00300000
532 #define HCCHAR_EPTYPE_SHIFT 18
533 #define HCCHAR_EPTYPE_MASK 0x000c0000
534 #define HCCHAR_LSPDDEV (1<<17)
535 #define HCCHAR_EPDIR (1<<15)
536 #define HCCHAR_EPDIR_IN (1<<15)
537 #define HCCHAR_EPDIR_OUT 0
538 #define HCCHAR_EPNUM_SHIFT 11
539 #define HCCHAR_EPNUM_MASK 0x00007800
540 #define HCCHAR_MPS_SHIFT 0
541 #define HCCHAR_MPS_MASK 0x000007ff
543 #define HCSPLT_SPLTENA (1<<31)
544 #define HCSPLT_COMPSPLT (1<<16)
545 #define HCSPLT_XACTPOS_SHIFT 14
546 #define HCSPLT_XACTPOS_MASK 0x0000c000
547 #define HCSPLT_XACTPOS_MIDDLE 0
548 #define HCSPLT_XACTPOS_LAST 1
549 #define HCSPLT_XACTPOS_BEGIN 2
550 #define HCSPLT_XACTPOS_ALL 3
551 #define HCSPLT_XACTLEN_BURST 1023 /* bytes */
552 #define HCSPLT_HUBADDR_SHIFT 7
553 #define HCSPLT_HUBADDR_MASK 0x00003f80
554 #define HCSPLT_PRTADDR_SHIFT 0
555 #define HCSPLT_PRTADDR_MASK 0x0000007f
557 #define HCINT_ERRORS \
558 (HCINT_BBLERR | HCINT_XACTERR)
559 #define HCINT_RETRY \
560 (HCINT_DATATGLERR | HCINT_FRMOVRUN | HCINT_NAK)
561 #define HCINT_DEFAULT_MASK \
562 (HCINT_STALL | HCINT_BBLERR | \
563 HCINT_XACTERR | HCINT_NAK | HCINT_ACK | HCINT_NYET | \
564 HCINT_CHHLTD | HCINT_FRMOVRUN | \
566 #define HCINT_HCH_DONE_MASK \
567 (HCINT_ACK | HCINT_RETRY | HCINT_NYET | \
568 HCINT_ERRORS | HCINT_STALL | HCINT_SOFTWARE_ONLY)
570 #define HCINT_SOFTWARE_ONLY (1<<20) /* BSD only */
571 #define HCINT_DATATGLERR (1<<10)
572 #define HCINT_FRMOVRUN (1<<9)
573 #define HCINT_BBLERR (1<<8)
574 #define HCINT_XACTERR (1<<7)
575 #define HCINT_NYET (1<<6)
576 #define HCINT_ACK (1<<5)
577 #define HCINT_NAK (1<<4)
578 #define HCINT_STALL (1<<3)
579 #define HCINT_AHBERR (1<<2)
580 #define HCINT_CHHLTD (1<<1)
581 #define HCINT_XFERCOMPL (1<<0)
583 #define HCINTMSK_DATATGLERRMSK (1<<10)
584 #define HCINTMSK_FRMOVRUNMSK (1<<9)
585 #define HCINTMSK_BBLERRMSK (1<<8)
586 #define HCINTMSK_XACTERRMSK (1<<7)
587 #define HCINTMSK_NYETMSK (1<<6)
588 #define HCINTMSK_ACKMSK (1<<5)
589 #define HCINTMSK_NAKMSK (1<<4)
590 #define HCINTMSK_STALLMSK (1<<3)
591 #define HCINTMSK_AHBERRMSK (1<<2)
592 #define HCINTMSK_CHHLTDMSK (1<<1)
593 #define HCINTMSK_XFERCOMPLMSK (1<<0)
595 #define HCTSIZ_DOPNG (1<<31)
596 #define HCTSIZ_PID_SHIFT 29
597 #define HCTSIZ_PID_MASK 0x60000000
598 #define HCTSIZ_PID_DATA0 0
599 #define HCTSIZ_PID_DATA2 1
600 #define HCTSIZ_PID_DATA1 2
601 #define HCTSIZ_PID_MDATA 3
602 #define HCTSIZ_PID_SETUP 3
603 #define HCTSIZ_PKTCNT_SHIFT 19
604 #define HCTSIZ_PKTCNT_MASK 0x1ff80000
605 #define HCTSIZ_XFERSIZE_SHIFT 0
606 #define HCTSIZ_XFERSIZE_MASK 0x0007ffff
608 #define DCFG_EPMISCNT_SHIFT 18
609 #define DCFG_EPMISCNT_MASK 0x007c0000
610 #define DCFG_PERFRINT_SHIFT 11
611 #define DCFG_PERFRINT_MASK 0x00001800
612 #define DCFG_DEVADDR_SHIFT 4
613 #define DCFG_DEVADDR_MASK 0x000007f0
614 #define DCFG_DEVADDR_SET(x) (((x) & 0x7F) << 4)
615 #define DCFG_NZSTSOUTHSHK (1<<2)
616 #define DCFG_DEVSPD_SHIFT 0
617 #define DCFG_DEVSPD_MASK 0x00000003
618 #define DCFG_DEVSPD_SET(x) ((x) & 0x3)
619 #define DCFG_DEVSPD_HI 0
620 #define DCFG_DEVSPD_FULL20 1
621 #define DCFG_DEVSPD_FULL10 3
623 #define DCTL_PWRONPRGDONE (1<<11)
624 #define DCTL_CGOUTNAK (1<<10)
625 #define DCTL_SGOUTNAK (1<<9)
626 #define DCTL_CGNPINNAK (1<<8)
627 #define DCTL_SGNPINNAK (1<<7)
628 #define DCTL_TSTCTL_SHIFT 4
629 #define DCTL_TSTCTL_MASK 0x00000070
630 #define DCTL_GOUTNAKSTS (1<<3)
631 #define DCTL_GNPINNAKSTS (1<<2)
632 #define DCTL_SFTDISCON (1<<1)
633 #define DCTL_RMTWKUPSIG (1<<0)
635 #define DSTS_SOFFN_SHIFT 8
636 #define DSTS_SOFFN_MASK 0x003fff00
637 #define DSTS_SOFFN_GET(x) (((x) >> 8) & 0x3FFF)
638 #define DSTS_ERRTICERR (1<<3)
639 #define DSTS_ENUMSPD_SHIFT 1
640 #define DSTS_ENUMSPD_MASK 0x00000006
641 #define DSTS_ENUMSPD_GET(x) (((x) >> 1) & 3)
642 #define DSTS_ENUMSPD_HI 0
643 #define DSTS_ENUMSPD_FULL20 1
644 #define DSTS_ENUMSPD_LOW10 2
645 #define DSTS_ENUMSPD_FULL10 3
646 #define DSTS_SUSPSTS (1<<0)
648 #define DIEPMSK_TXFIFOUNDRNMSK (1<<8)
649 #define DIEPMSK_INEPNAKEFFMSK (1<<6)
650 #define DIEPMSK_INTKNEPMISMSK (1<<5)
651 #define DIEPMSK_INTKNTXFEMPMSK (1<<4)
652 #define DIEPMSK_FIFOEMPTY (1<<4)
653 #define DIEPMSK_TIMEOUTMSK (1<<3)
654 #define DIEPMSK_AHBERRMSK (1<<2)
655 #define DIEPMSK_EPDISBLDMSK (1<<1)
656 #define DIEPMSK_XFERCOMPLMSK (1<<0)
658 #define DOEPMSK_OUTPKTERRMSK (1<<8)
659 #define DOEPMSK_BACK2BACKSETUP (1<<6)
660 #define DOEPMSK_OUTTKNEPDISMSK (1<<4)
661 #define DOEPMSK_FIFOEMPTY (1<<4)
662 #define DOEPMSK_SETUPMSK (1<<3)
663 #define DOEPMSK_AHBERRMSK (1<<2)
664 #define DOEPMSK_EPDISBLDMSK (1<<1)
665 #define DOEPMSK_XFERCOMPLMSK (1<<0)
667 #define DIEPINT_TXFIFOUNDRN (1<<8)
668 #define DIEPINT_INEPNAKEFF (1<<6)
669 #define DIEPINT_INTKNEPMIS (1<<5)
670 #define DIEPINT_INTKNTXFEMP (1<<4)
671 #define DIEPINT_TIMEOUT (1<<3)
672 #define DIEPINT_AHBERR (1<<2)
673 #define DIEPINT_EPDISBLD (1<<1)
674 #define DIEPINT_XFERCOMPL (1<<0)
676 #define DOEPINT_OUTPKTERR (1<<8)
677 #define DOEPINT_BACK2BACKSETUP (1<<6)
678 #define DOEPINT_OUTTKNEPDIS (1<<4)
679 #define DOEPINT_SETUP (1<<3)
680 #define DOEPINT_AHBERR (1<<2)
681 #define DOEPINT_EPDISBLD (1<<1)
682 #define DOEPINT_XFERCOMPL (1<<0)
684 #define DAINT_INEPINT_MASK 0xffff0000
685 #define DAINT_INEPINT_SHIFT 0
686 #define DAINT_OUTEPINT_MASK 0x0000ffff
687 #define DAINT_OUTEPINT_SHIFT 16
689 #define DAINTMSK_INEPINT_MASK 0xffff0000
690 #define DAINTMSK_INEPINT_SHIFT 0
691 #define DAINTMSK_OUTEPINT_MASK 0x0000ffff
692 #define DAINTMSK_OUTEPINT_SHIFT 16
694 #define DTKNQR1_EPTKN_SHIFT 8
695 #define DTKNQR1_EPTKN_MASK 0xffffff00
696 #define DTKNQR1_WRAPBIT (1<<7)
697 #define DTKNQR1_INTKNWPTR_SHIFT 0
698 #define DTKNQR1_INTKNWPTR_MASK 0x0000001f
700 #define DVBUSDIS_DVBUSDIS_SHIFT 0
701 #define DVBUSDIS_DVBUSDIS_MASK 0x0000ffff
703 #define DVBUSPULSE_DVBUSPULSE_SHIFT 0
704 #define DVBUSPULSE_DVBUSPULSE_MASK 0x00000fff
706 #define DTHRCTL_ARBPRKEN (1<<27)
707 #define DTHRCTL_RXTHRLEN_SHIFT 17
708 #define DTHRCTL_RXTHRLEN_MASK 0x03fe0000
709 #define DTHRCTL_RXTHREN (1<<16)
710 #define DTHRCTL_TXTHRLEN_SHIFT 2
711 #define DTHRCTL_TXTHRLEN_MASK 0x000007fc
712 #define DTHRCTL_ISOTHREN (1<<1)
713 #define DTHRCTL_NONISOTHREN (1<<0)
715 #define DIEPEMPMSK_INEPTXFEMPMSK_SHIFT 0
716 #define DIEPEMPMSK_INEPTXFEMPMSK_MASK 0x0000ffff
718 #define DIEPCTL_EPENA (1<<31)
719 #define DIEPCTL_EPDIS (1<<30)
720 #define DIEPCTL_SETD1PID (1<<29)
721 #define DIEPCTL_SETD0PID (1<<28)
722 #define DIEPCTL_SNAK (1<<27)
723 #define DIEPCTL_CNAK (1<<26)
724 #define DIEPCTL_TXFNUM_SHIFT 22
725 #define DIEPCTL_TXFNUM_MASK 0x03c00000
726 #define DIEPCTL_TXFNUM_SET(n) (((n) & 15) << 22)
727 #define DIEPCTL_STALL (1<<21)
728 #define DIEPCTL_EPTYPE_SHIFT 18
729 #define DIEPCTL_EPTYPE_MASK 0x000c0000
730 #define DIEPCTL_EPTYPE_SET(n) (((n) & 3) << 18)
731 #define DIEPCTL_EPTYPE_CONTROL 0
732 #define DIEPCTL_EPTYPE_ISOC 1
733 #define DIEPCTL_EPTYPE_BULK 2
734 #define DIEPCTL_EPTYPE_INTERRUPT 3
735 #define DIEPCTL_NAKSTS (1<<17)
736 #define DIEPCTL_USBACTEP (1<<15)
737 #define DIEPCTL_NEXTEP_SHIFT 11
738 #define DIEPCTL_NEXTEP_MASK 0x00007800
739 #define DIEPCTL_MPS_SHIFT 0
740 #define DIEPCTL_MPS_MASK 0x000007ff
741 #define DIEPCTL_MPS_SET(n) ((n) & 0x7FF)
742 #define DIEPCTL_MPS_64 (0<<0)
743 #define DIEPCTL_MPS_32 (1<<0)
744 #define DIEPCTL_MPS_16 (2<<0)
745 #define DIEPCTL_MPS_8 (3<<0)
747 #define DOEPCTL_EPENA (1<<31)
748 #define DOEPCTL_EPDIS (1<<30)
749 #define DOEPCTL_SETD1PID (1<<29)
750 #define DOEPCTL_SETD0PID (1<<28)
751 #define DOEPCTL_SNAK (1<<27)
752 #define DOEPCTL_CNAK (1<<26)
753 #define DOEPCTL_FNUM_SET(n) (((n) & 15) << 22)
754 #define DOEPCTL_STALL (1<<21)
755 #define DOEPCTL_EPTYPE_SHIFT 18
756 #define DOEPCTL_EPTYPE_MASK 0x000c0000
757 #define DOEPCTL_EPTYPE_SET(n) (((n) & 3) << 18)
758 #define DOEPCTL_NAKSTS (1<<17)
759 #define DOEPCTL_USBACTEP (1<<15)
760 #define DOEPCTL_MPS_SHIFT 0
761 #define DOEPCTL_MPS_MASK 0x000007ff
762 #define DOEPCTL_MPS_SET(n) ((n) & 0x7FF)
763 #define DOEPCTL_MPS_64 (0<<0)
764 #define DOEPCTL_MPS_32 (1<<0)
765 #define DOEPCTL_MPS_16 (2<<0)
766 #define DOEPCTL_MPS_8 (3<<0)
769 #define DXEPINT_TXFEMP (1<<7)
770 #define DXEPINT_SETUP (1<<3)
771 #define DXEPINT_XFER_COMPL (1<<0)
773 #define DIEPTSIZ_XFERSIZE_MASK 0x0007ffff
774 #define DIEPTSIZ_XFERSIZE_SHIFT 0
775 #define DIEPTSIZ_PKTCNT_MASK 0x1ff80000
776 #define DIEPTSIZ_PKTCNT_SHIFT 19
777 #define DIEPTSIZ_MC_MASK 0x60000000
778 #define DIEPTSIZ_MC_SHIFT 29
780 #define DOEPTSIZ_XFERSIZE_MASK 0x0007ffff
781 #define DOEPTSIZ_XFERSIZE_SHIFT 0
782 #define DOEPTSIZ_PKTCNT_MASK 0x1ff80000
783 #define DOEPTSIZ_PKTCNT_SHIFT 19
784 #define DOEPTSIZ_MC_MASK 0x60000000
785 #define DOEPTSIZ_MC_SHIFT 29
788 #define DXEPTSIZ_SET_MULTI(n) (((n) & 3) << 29)
789 #define DXEPTSIZ_SET_NPKT(n) (((n) & 0x3FF) << 19)
790 #define DXEPTSIZ_GET_NPKT(n) (((n) >> 19) & 0x3FF)
791 #define DXEPTSIZ_SET_NBYTES(n) (((n) & 0x7FFFFF) << 0)
792 #define DXEPTSIZ_GET_NBYTES(n) (((n) >> 0) & 0x7FFFFF)
794 /* generic endpoint mask */
796 #define ENDPOINT_MASK(x,in) \
797 ((in) ? (1U << ((x) & 15U)) : \
798 (0x10000U << ((x) & 15U)))
800 #endif /* _DWC_OTGREG_H_ */