2 * Device probe and attach routines for the following
3 * Advanced Systems Inc. SCSI controllers:
5 * ABP[3]940UW - Bus-Master PCI Ultra-Wide (253 CDB)
6 * ABP950UW - Dual Channel Bus-Master PCI Ultra-Wide (253 CDB/Channel)
7 * ABP970UW - Bus-Master PCI Ultra-Wide (253 CDB)
8 * ABP3940U2W - Bus-Master PCI LVD/Ultra2-Wide (253 CDB)
9 * ABP3950U2W - Bus-Master PCI LVD/Ultra2-Wide (253 CDB)
11 * Copyright (c) 1998, 1999, 2000 Justin Gibbs.
12 * All rights reserved.
14 * Redistribution and use in source and binary forms, with or without
15 * modification, are permitted provided that the following conditions
17 * 1. Redistributions of source code must retain the above copyright
18 * notice, this list of conditions, and the following disclaimer,
19 * without modification.
20 * 2. The name of the author may not be used to endorse or promote products
21 * derived from this software without specific prior written permission.
23 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
24 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
27 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 #include <sys/cdefs.h>
37 __FBSDID("$FreeBSD$");
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/kernel.h>
42 #include <sys/module.h>
44 #include <sys/mutex.h>
47 #include <machine/bus.h>
48 #include <machine/resource.h>
52 #include <dev/pci/pcireg.h>
53 #include <dev/pci/pcivar.h>
56 #include <cam/scsi/scsi_all.h>
58 #include <dev/advansys/adwvar.h>
59 #include <dev/advansys/adwlib.h>
60 #include <dev/advansys/adwmcode.h>
62 #define ADW_PCI_IOBASE PCIR_BAR(0) /* I/O Address */
63 #define ADW_PCI_MEMBASE PCIR_BAR(1) /* Mem I/O Address */
65 #define PCI_ID_ADVANSYS_3550 0x230010CD00000000ull
66 #define PCI_ID_ADVANSYS_38C0800_REV1 0x250010CD00000000ull
67 #define PCI_ID_ADVANSYS_38C1600_REV1 0x270010CD00000000ull
68 #define PCI_ID_ALL_MASK 0xFFFFFFFFFFFFFFFFull
69 #define PCI_ID_DEV_VENDOR_MASK 0xFFFFFFFF00000000ull
71 struct adw_pci_identity;
72 typedef int (adw_device_setup_t)(device_t, struct adw_pci_identity *,
73 struct adw_softc *adw);
75 struct adw_pci_identity {
79 adw_device_setup_t *setup;
80 const struct adw_mcode *mcode_data;
81 const struct adw_eeprom *default_eeprom;
84 static adw_device_setup_t adw_asc3550_setup;
85 static adw_device_setup_t adw_asc38C0800_setup;
87 static adw_device_setup_t adw_asc38C1600_setup;
90 struct adw_pci_identity adw_pci_ident_table[] =
92 /* asc3550 based controllers */
95 PCI_ID_DEV_VENDOR_MASK,
96 "AdvanSys 3550 Ultra SCSI Adapter",
98 &adw_asc3550_mcode_data,
99 &adw_asc3550_default_eeprom
101 /* asc38C0800 based controllers */
103 PCI_ID_ADVANSYS_38C0800_REV1,
104 PCI_ID_DEV_VENDOR_MASK,
105 "AdvanSys 38C0800 Ultra2 SCSI Adapter",
106 adw_asc38C0800_setup,
107 &adw_asc38C0800_mcode_data,
108 &adw_asc38C0800_default_eeprom
111 /* XXX Disabled until I have hardware to test with */
112 /* asc38C1600 based controllers */
114 PCI_ID_ADVANSYS_38C1600_REV1,
115 PCI_ID_DEV_VENDOR_MASK,
116 "AdvanSys 38C1600 Ultra160 SCSI Adapter",
117 adw_asc38C1600_setup,
118 NULL, /* None provided by vendor thus far */
119 NULL /* None provided by vendor thus far */
124 static const int adw_num_pci_devs =
125 sizeof(adw_pci_ident_table) / sizeof(*adw_pci_ident_table);
127 #define ADW_PCI_MAX_DMA_ADDR (0xFFFFFFFFUL)
128 #define ADW_PCI_MAX_DMA_COUNT (0xFFFFFFFFUL)
130 static int adw_pci_probe(device_t dev);
131 static int adw_pci_attach(device_t dev);
133 static device_method_t adw_pci_methods[] = {
134 /* Device interface */
135 DEVMETHOD(device_probe, adw_pci_probe),
136 DEVMETHOD(device_attach, adw_pci_attach),
140 static driver_t adw_pci_driver = {
143 sizeof(struct adw_softc)
146 static devclass_t adw_devclass;
148 DRIVER_MODULE(adw, pci, adw_pci_driver, adw_devclass, 0, 0);
149 MODULE_DEPEND(adw, pci, 1, 1, 1);
151 static __inline u_int64_t
152 adw_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
158 | ((u_int64_t)vendor << 32)
159 | ((u_int64_t)device << 48);
164 static struct adw_pci_identity *
165 adw_find_pci_device(device_t dev)
168 struct adw_pci_identity *entry;
171 full_id = adw_compose_id(pci_get_device(dev),
173 pci_get_subdevice(dev),
174 pci_get_subvendor(dev));
176 for (i = 0; i < adw_num_pci_devs; i++) {
177 entry = &adw_pci_ident_table[i];
178 if (entry->full_id == (full_id & entry->id_mask))
185 adw_pci_probe(device_t dev)
187 struct adw_pci_identity *entry;
189 entry = adw_find_pci_device(dev);
191 device_set_desc(dev, entry->name);
192 return (BUS_PROBE_DEFAULT);
198 adw_pci_attach(device_t dev)
200 struct adw_softc *adw;
201 struct adw_pci_identity *entry;
203 struct resource *regs;
209 command = pci_read_config(dev, PCIR_COMMAND, /*bytes*/1);
210 entry = adw_find_pci_device(dev);
216 #ifdef ADW_ALLOW_MEMIO
217 if ((command & PCIM_CMD_MEMEN) != 0) {
218 regs_type = SYS_RES_MEMORY;
219 regs_id = ADW_PCI_MEMBASE;
220 regs = bus_alloc_resource_any(dev, regs_type,
221 ®s_id, RF_ACTIVE);
224 if (regs == NULL && (command & PCIM_CMD_PORTEN) != 0) {
225 regs_type = SYS_RES_IOPORT;
226 regs_id = ADW_PCI_IOBASE;
227 regs = bus_alloc_resource_any(dev, regs_type,
228 ®s_id, RF_ACTIVE);
232 device_printf(dev, "can't allocate register resources\n");
236 adw = adw_alloc(dev, regs, regs_type, regs_id);
241 * Now that we have access to our registers, just verify that
242 * this really is an AdvanSys device.
244 if (adw_find_signature(adw) == 0) {
251 error = entry->setup(dev, entry, adw);
256 /* Ensure busmastering is enabled */
257 command |= PCIM_CMD_BUSMASTEREN;
258 pci_write_config(dev, PCIR_COMMAND, command, /*bytes*/1);
260 /* Allocate a dmatag for our transfer DMA maps */
261 /* XXX Should be a child of the PCI bus dma tag */
262 error = bus_dma_tag_create(
266 /* lowaddr */ ADW_PCI_MAX_DMA_ADDR,
267 /* highaddr */ BUS_SPACE_MAXADDR,
269 /* filterarg */ NULL,
270 /* maxsize */ BUS_SPACE_MAXSIZE_32BIT,
272 /* maxsegsz */ ADW_PCI_MAX_DMA_COUNT,
274 /* lockfunc */ busdma_lock_mutex,
275 /* lockarg */ &Giant,
281 printf("%s: Could not allocate DMA tag - error %d\n",
282 adw_name(adw), error);
289 error = adw_init(adw);
296 * If the PCI Configuration Command Register "Parity Error Response
297 * Control" Bit was clear (0), then set the microcode variable
298 * 'control_flag' CONTROL_FLAG_IGNORE_PERR flag to tell the microcode
299 * to ignore DMA parity errors.
301 if ((command & PCIM_CMD_PERRESPEN) == 0)
302 adw_lram_write_16(adw, ADW_MC_CONTROL_FLAG,
303 adw_lram_read_16(adw, ADW_MC_CONTROL_FLAG)
304 | ADW_MC_CONTROL_IGN_PERR);
307 adw->irq_res_type = SYS_RES_IRQ;
308 adw->irq = bus_alloc_resource_any(dev, adw->irq_res_type, &zero,
309 RF_ACTIVE | RF_SHAREABLE);
310 if (adw->irq == NULL) {
315 error = adw_attach(adw);
322 adw_generic_setup(device_t dev, struct adw_pci_identity *entry,
323 struct adw_softc *adw)
325 adw->channel = pci_get_function(dev) == 1 ? 'B' : 'A';
326 adw->chip = ADW_CHIP_NONE;
327 adw->features = ADW_FENONE;
328 adw->flags = ADW_FNONE;
329 adw->mcode_data = entry->mcode_data;
330 adw->default_eeprom = entry->default_eeprom;
335 adw_asc3550_setup(device_t dev, struct adw_pci_identity *entry,
336 struct adw_softc *adw)
340 error = adw_generic_setup(dev, entry, adw);
343 adw->chip = ADW_CHIP_ASC3550;
344 adw->features = ADW_ASC3550_FE;
345 adw->memsize = ADW_3550_MEMSIZE;
347 * For ASC-3550, setting the START_CTL_EMFU [3:2] bits
348 * sets a FIFO threshold of 128 bytes. This register is
349 * only accessible to the host.
351 adw_outb(adw, ADW_DMA_CFG0,
352 ADW_DMA_CFG0_START_CTL_EM_FU|ADW_DMA_CFG0_READ_CMD_MRM);
353 adw_outb(adw, ADW_MEM_CFG,
354 adw_inb(adw, ADW_MEM_CFG) | ADW_MEM_CFG_RAM_SZ_8KB);
359 adw_asc38C0800_setup(device_t dev, struct adw_pci_identity *entry,
360 struct adw_softc *adw)
364 error = adw_generic_setup(dev, entry, adw);
368 * For ASC-38C0800, set FIFO_THRESH_80B [6:4] bits and
369 * START_CTL_TH [3:2] bits for the default FIFO threshold.
371 * Note: ASC-38C0800 FIFO threshold has been changed to 256 bytes.
373 * For DMA Errata #4 set the BC_THRESH_ENB bit.
375 adw_outb(adw, ADW_DMA_CFG0,
376 ADW_DMA_CFG0_BC_THRESH_ENB|ADW_DMA_CFG0_FIFO_THRESH_80B
377 |ADW_DMA_CFG0_START_CTL_TH|ADW_DMA_CFG0_READ_CMD_MRM);
378 adw_outb(adw, ADW_MEM_CFG,
379 adw_inb(adw, ADW_MEM_CFG) | ADW_MEM_CFG_RAM_SZ_16KB);
380 adw->chip = ADW_CHIP_ASC38C0800;
381 adw->features = ADW_ASC38C0800_FE;
382 adw->memsize = ADW_38C0800_MEMSIZE;
388 adw_asc38C1600_setup(device_t dev, struct adw_pci_identity *entry,
389 struct adw_softc *adw)
393 error = adw_generic_setup(dev, entry, adw);
396 adw->chip = ADW_CHIP_ASC38C1600;
397 adw->features = ADW_ASC38C1600_FE;
398 adw->memsize = ADW_38C1600_MEMSIZE;