]> CyberLeo.Net >> Repos - FreeBSD/stable/10.git/blob - sys/dev/qlnx/qlnxe/ecore_rt_defs.h
MFC r316485
[FreeBSD/stable/10.git] / sys / dev / qlnx / qlnxe / ecore_rt_defs.h
1 /*
2  * Copyright (c) 2017-2018 Cavium, Inc. 
3  * All rights reserved.
4  *
5  *  Redistribution and use in source and binary forms, with or without
6  *  modification, are permitted provided that the following conditions
7  *  are met:
8  *
9  *  1. Redistributions of source code must retain the above copyright
10  *     notice, this list of conditions and the following disclaimer.
11  *  2. Redistributions in binary form must reproduce the above copyright
12  *     notice, this list of conditions and the following disclaimer in the
13  *     documentation and/or other materials provided with the distribution.
14  *
15  *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16  *  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17  *  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18  *  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
19  *  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20  *  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21  *  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22  *  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23  *  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24  *  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25  *  POSSIBILITY OF SUCH DAMAGE.
26  *
27  * $FreeBSD$
28  *
29  */
30
31 #ifndef __RT_DEFS_H__
32 #define __RT_DEFS_H__
33
34 /* Runtime array offsets */
35 #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET                                0
36 #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET                                1
37 #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET                                2
38 #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET                                3
39 #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET                                4
40 #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET                                5
41 #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET                                6
42 #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET                                7
43 #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET                                8
44 #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET                                9
45 #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET                                10
46 #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET                                11
47 #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET                                12
48 #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET                                13
49 #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET                                14
50 #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET                                15
51 #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET                                  16
52 #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET                               17
53 #define IGU_REG_PF_CONFIGURATION_RT_OFFSET                              18
54 #define IGU_REG_VF_CONFIGURATION_RT_OFFSET                              19
55 #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET                               20
56 #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET                               21
57 #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET                            22
58 #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET                           23
59 #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET                             24
60 #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET                                 761
61 #define CAU_REG_SB_VAR_MEMORY_RT_SIZE                                   736
62 #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET                                 761
63 #define CAU_REG_SB_VAR_MEMORY_RT_SIZE                                   736
64 #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET                                1497
65 #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE                                  736
66 #define CAU_REG_PI_MEMORY_RT_OFFSET                                     2233
67 #define CAU_REG_PI_MEMORY_RT_SIZE                                       4416
68 #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET                    6649
69 #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET                      6650
70 #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET                      6651
71 #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET                         6652
72 #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET                         6653
73 #define PRS_REG_SEARCH_TCP_RT_OFFSET                                    6654
74 #define PRS_REG_SEARCH_FCOE_RT_OFFSET                                   6655
75 #define PRS_REG_SEARCH_ROCE_RT_OFFSET                                   6656
76 #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET                           6657
77 #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET                           6658
78 #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET                               6659
79 #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET                     6660
80 #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET           6661
81 #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET                      6662
82 #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET                               6663
83 #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET                         6664
84 #define SRC_REG_FIRSTFREE_RT_OFFSET                                     6665
85 #define SRC_REG_FIRSTFREE_RT_SIZE                                       2
86 #define SRC_REG_LASTFREE_RT_OFFSET                                      6667
87 #define SRC_REG_LASTFREE_RT_SIZE                                        2
88 #define SRC_REG_COUNTFREE_RT_OFFSET                                     6669
89 #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET                              6670
90 #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET                                6671
91 #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET                                6672
92 #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET                                  6673
93 #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET                                  6674
94 #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET                                 6675
95 #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET                                6676
96 #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET                               6677
97 #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET                                6678
98 #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET                               6679
99 #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET                                6680
100 #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET                              6681
101 #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET                               6682
102 #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET                             6683
103 #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET                              6684
104 #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET                             6685
105 #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET                              6686
106 #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET                             6687
107 #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET                              6688
108 #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET                     6689
109 #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET                   6690
110 #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET                   6691
111 #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET                               6692
112 #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET                             6693
113 #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET                             6694
114 #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET                           6695
115 #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET                         6696
116 #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET                         6697
117 #define PSWRQ2_REG_VF_BASE_RT_OFFSET                                    6698
118 #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET                                6699
119 #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET                              6700
120 #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET                              6701
121 #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET                                 6702
122 #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE                                   22000
123 #define PGLUE_REG_B_VF_BASE_RT_OFFSET                                   28702
124 #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET                        28703
125 #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET                           28704
126 #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET                           28705
127 #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET                              28706
128 #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET                              28707
129 #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET                              28708
130 #define TM_REG_VF_ENABLE_CONN_RT_OFFSET                                 28709
131 #define TM_REG_PF_ENABLE_CONN_RT_OFFSET                                 28710
132 #define TM_REG_PF_ENABLE_TASK_RT_OFFSET                                 28711
133 #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET                     28712
134 #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET                     28713
135 #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET                                28714
136 #define TM_REG_CONFIG_CONN_MEM_RT_SIZE                                  416
137 #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET                                29130
138 #define TM_REG_CONFIG_TASK_MEM_RT_SIZE                                  608
139 #define QM_REG_MAXPQSIZE_0_RT_OFFSET                                    29738
140 #define QM_REG_MAXPQSIZE_1_RT_OFFSET                                    29739
141 #define QM_REG_MAXPQSIZE_2_RT_OFFSET                                    29740
142 #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET                               29741
143 #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET                               29742
144 #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET                               29743
145 #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET                               29744
146 #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET                               29745
147 #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET                               29746
148 #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET                               29747
149 #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET                               29748
150 #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET                               29749
151 #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET                               29750
152 #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET                              29751
153 #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET                              29752
154 #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET                              29753
155 #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET                              29754
156 #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET                              29755
157 #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET                              29756
158 #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET                              29757
159 #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET                              29758
160 #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET                              29759
161 #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET                              29760
162 #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET                              29761
163 #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET                              29762
164 #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET                              29763
165 #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET                              29764
166 #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET                              29765
167 #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET                              29766
168 #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET                              29767
169 #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET                              29768
170 #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET                              29769
171 #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET                              29770
172 #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET                              29771
173 #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET                              29772
174 #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET                              29773
175 #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET                              29774
176 #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET                              29775
177 #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET                              29776
178 #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET                              29777
179 #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET                              29778
180 #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET                              29779
181 #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET                              29780
182 #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET                              29781
183 #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET                              29782
184 #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET                              29783
185 #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET                              29784
186 #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET                              29785
187 #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET                              29786
188 #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET                              29787
189 #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET                              29788
190 #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET                              29789
191 #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET                              29790
192 #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET                              29791
193 #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET                              29792
194 #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET                              29793
195 #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET                              29794
196 #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET                              29795
197 #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET                              29796
198 #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET                              29797
199 #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET                              29798
200 #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET                              29799
201 #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET                              29800
202 #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET                              29801
203 #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET                              29802
204 #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET                              29803
205 #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET                              29804
206 #define QM_REG_BASEADDROTHERPQ_RT_OFFSET                                29805
207 #define QM_REG_BASEADDROTHERPQ_RT_SIZE                                  128
208 #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET                             29933
209 #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET                             29934
210 #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET                              29935
211 #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET                            29936
212 #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET                           29937
213 #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET                                29938
214 #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET                                29939
215 #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET                                29940
216 #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET                                29941
217 #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET                                29942
218 #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET                                29943
219 #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET                                29944
220 #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET                                29945
221 #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET                                29946
222 #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET                                29947
223 #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET                               29948
224 #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET                               29949
225 #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET                               29950
226 #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET                               29951
227 #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET                               29952
228 #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET                               29953
229 #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET                            29954
230 #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET                            29955
231 #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET                            29956
232 #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET                            29957
233 #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET                               29958
234 #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET                               29959
235 #define QM_REG_PQTX2PF_0_RT_OFFSET                                      29960
236 #define QM_REG_PQTX2PF_1_RT_OFFSET                                      29961
237 #define QM_REG_PQTX2PF_2_RT_OFFSET                                      29962
238 #define QM_REG_PQTX2PF_3_RT_OFFSET                                      29963
239 #define QM_REG_PQTX2PF_4_RT_OFFSET                                      29964
240 #define QM_REG_PQTX2PF_5_RT_OFFSET                                      29965
241 #define QM_REG_PQTX2PF_6_RT_OFFSET                                      29966
242 #define QM_REG_PQTX2PF_7_RT_OFFSET                                      29967
243 #define QM_REG_PQTX2PF_8_RT_OFFSET                                      29968
244 #define QM_REG_PQTX2PF_9_RT_OFFSET                                      29969
245 #define QM_REG_PQTX2PF_10_RT_OFFSET                                     29970
246 #define QM_REG_PQTX2PF_11_RT_OFFSET                                     29971
247 #define QM_REG_PQTX2PF_12_RT_OFFSET                                     29972
248 #define QM_REG_PQTX2PF_13_RT_OFFSET                                     29973
249 #define QM_REG_PQTX2PF_14_RT_OFFSET                                     29974
250 #define QM_REG_PQTX2PF_15_RT_OFFSET                                     29975
251 #define QM_REG_PQTX2PF_16_RT_OFFSET                                     29976
252 #define QM_REG_PQTX2PF_17_RT_OFFSET                                     29977
253 #define QM_REG_PQTX2PF_18_RT_OFFSET                                     29978
254 #define QM_REG_PQTX2PF_19_RT_OFFSET                                     29979
255 #define QM_REG_PQTX2PF_20_RT_OFFSET                                     29980
256 #define QM_REG_PQTX2PF_21_RT_OFFSET                                     29981
257 #define QM_REG_PQTX2PF_22_RT_OFFSET                                     29982
258 #define QM_REG_PQTX2PF_23_RT_OFFSET                                     29983
259 #define QM_REG_PQTX2PF_24_RT_OFFSET                                     29984
260 #define QM_REG_PQTX2PF_25_RT_OFFSET                                     29985
261 #define QM_REG_PQTX2PF_26_RT_OFFSET                                     29986
262 #define QM_REG_PQTX2PF_27_RT_OFFSET                                     29987
263 #define QM_REG_PQTX2PF_28_RT_OFFSET                                     29988
264 #define QM_REG_PQTX2PF_29_RT_OFFSET                                     29989
265 #define QM_REG_PQTX2PF_30_RT_OFFSET                                     29990
266 #define QM_REG_PQTX2PF_31_RT_OFFSET                                     29991
267 #define QM_REG_PQTX2PF_32_RT_OFFSET                                     29992
268 #define QM_REG_PQTX2PF_33_RT_OFFSET                                     29993
269 #define QM_REG_PQTX2PF_34_RT_OFFSET                                     29994
270 #define QM_REG_PQTX2PF_35_RT_OFFSET                                     29995
271 #define QM_REG_PQTX2PF_36_RT_OFFSET                                     29996
272 #define QM_REG_PQTX2PF_37_RT_OFFSET                                     29997
273 #define QM_REG_PQTX2PF_38_RT_OFFSET                                     29998
274 #define QM_REG_PQTX2PF_39_RT_OFFSET                                     29999
275 #define QM_REG_PQTX2PF_40_RT_OFFSET                                     30000
276 #define QM_REG_PQTX2PF_41_RT_OFFSET                                     30001
277 #define QM_REG_PQTX2PF_42_RT_OFFSET                                     30002
278 #define QM_REG_PQTX2PF_43_RT_OFFSET                                     30003
279 #define QM_REG_PQTX2PF_44_RT_OFFSET                                     30004
280 #define QM_REG_PQTX2PF_45_RT_OFFSET                                     30005
281 #define QM_REG_PQTX2PF_46_RT_OFFSET                                     30006
282 #define QM_REG_PQTX2PF_47_RT_OFFSET                                     30007
283 #define QM_REG_PQTX2PF_48_RT_OFFSET                                     30008
284 #define QM_REG_PQTX2PF_49_RT_OFFSET                                     30009
285 #define QM_REG_PQTX2PF_50_RT_OFFSET                                     30010
286 #define QM_REG_PQTX2PF_51_RT_OFFSET                                     30011
287 #define QM_REG_PQTX2PF_52_RT_OFFSET                                     30012
288 #define QM_REG_PQTX2PF_53_RT_OFFSET                                     30013
289 #define QM_REG_PQTX2PF_54_RT_OFFSET                                     30014
290 #define QM_REG_PQTX2PF_55_RT_OFFSET                                     30015
291 #define QM_REG_PQTX2PF_56_RT_OFFSET                                     30016
292 #define QM_REG_PQTX2PF_57_RT_OFFSET                                     30017
293 #define QM_REG_PQTX2PF_58_RT_OFFSET                                     30018
294 #define QM_REG_PQTX2PF_59_RT_OFFSET                                     30019
295 #define QM_REG_PQTX2PF_60_RT_OFFSET                                     30020
296 #define QM_REG_PQTX2PF_61_RT_OFFSET                                     30021
297 #define QM_REG_PQTX2PF_62_RT_OFFSET                                     30022
298 #define QM_REG_PQTX2PF_63_RT_OFFSET                                     30023
299 #define QM_REG_PQOTHER2PF_0_RT_OFFSET                                   30024
300 #define QM_REG_PQOTHER2PF_1_RT_OFFSET                                   30025
301 #define QM_REG_PQOTHER2PF_2_RT_OFFSET                                   30026
302 #define QM_REG_PQOTHER2PF_3_RT_OFFSET                                   30027
303 #define QM_REG_PQOTHER2PF_4_RT_OFFSET                                   30028
304 #define QM_REG_PQOTHER2PF_5_RT_OFFSET                                   30029
305 #define QM_REG_PQOTHER2PF_6_RT_OFFSET                                   30030
306 #define QM_REG_PQOTHER2PF_7_RT_OFFSET                                   30031
307 #define QM_REG_PQOTHER2PF_8_RT_OFFSET                                   30032
308 #define QM_REG_PQOTHER2PF_9_RT_OFFSET                                   30033
309 #define QM_REG_PQOTHER2PF_10_RT_OFFSET                                  30034
310 #define QM_REG_PQOTHER2PF_11_RT_OFFSET                                  30035
311 #define QM_REG_PQOTHER2PF_12_RT_OFFSET                                  30036
312 #define QM_REG_PQOTHER2PF_13_RT_OFFSET                                  30037
313 #define QM_REG_PQOTHER2PF_14_RT_OFFSET                                  30038
314 #define QM_REG_PQOTHER2PF_15_RT_OFFSET                                  30039
315 #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET                                 30040
316 #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET                                 30041
317 #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET                            30042
318 #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET                            30043
319 #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET                              30044
320 #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET                              30045
321 #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET                              30046
322 #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET                              30047
323 #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET                              30048
324 #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET                              30049
325 #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET                              30050
326 #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET                              30051
327 #define QM_REG_RLGLBLINCVAL_RT_OFFSET                                   30052
328 #define QM_REG_RLGLBLINCVAL_RT_SIZE                                     256
329 #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET                               30308
330 #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE                                 256
331 #define QM_REG_RLGLBLCRD_RT_OFFSET                                      30564
332 #define QM_REG_RLGLBLCRD_RT_SIZE                                        256
333 #define QM_REG_RLGLBLENABLE_RT_OFFSET                                   30820
334 #define QM_REG_RLPFPERIOD_RT_OFFSET                                     30821
335 #define QM_REG_RLPFPERIODTIMER_RT_OFFSET                                30822
336 #define QM_REG_RLPFINCVAL_RT_OFFSET                                     30823
337 #define QM_REG_RLPFINCVAL_RT_SIZE                                       16
338 #define QM_REG_RLPFUPPERBOUND_RT_OFFSET                                 30839
339 #define QM_REG_RLPFUPPERBOUND_RT_SIZE                                   16
340 #define QM_REG_RLPFCRD_RT_OFFSET                                        30855
341 #define QM_REG_RLPFCRD_RT_SIZE                                          16
342 #define QM_REG_RLPFENABLE_RT_OFFSET                                     30871
343 #define QM_REG_RLPFVOQENABLE_RT_OFFSET                                  30872
344 #define QM_REG_WFQPFWEIGHT_RT_OFFSET                                    30873
345 #define QM_REG_WFQPFWEIGHT_RT_SIZE                                      16
346 #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET                                30889
347 #define QM_REG_WFQPFUPPERBOUND_RT_SIZE                                  16
348 #define QM_REG_WFQPFCRD_RT_OFFSET                                       30905
349 #define QM_REG_WFQPFCRD_RT_SIZE                                         256
350 #define QM_REG_WFQPFENABLE_RT_OFFSET                                    31161
351 #define QM_REG_WFQVPENABLE_RT_OFFSET                                    31162
352 #define QM_REG_BASEADDRTXPQ_RT_OFFSET                                   31163
353 #define QM_REG_BASEADDRTXPQ_RT_SIZE                                     512
354 #define QM_REG_TXPQMAP_RT_OFFSET                                        31675
355 #define QM_REG_TXPQMAP_RT_SIZE                                          512
356 #define QM_REG_WFQVPWEIGHT_RT_OFFSET                                    32187
357 #define QM_REG_WFQVPWEIGHT_RT_SIZE                                      512
358 #define QM_REG_WFQVPCRD_RT_OFFSET                                       32699
359 #define QM_REG_WFQVPCRD_RT_SIZE                                         512
360 #define QM_REG_WFQVPMAP_RT_OFFSET                                       33211
361 #define QM_REG_WFQVPMAP_RT_SIZE                                         512
362 #define QM_REG_WFQPFCRD_MSB_RT_OFFSET                                   33723
363 #define QM_REG_WFQPFCRD_MSB_RT_SIZE                                     320
364 #define QM_REG_VOQCRDLINE_RT_OFFSET                                     34043
365 #define QM_REG_VOQCRDLINE_RT_SIZE                                       36
366 #define QM_REG_VOQINITCRDLINE_RT_OFFSET                                 34079
367 #define QM_REG_VOQINITCRDLINE_RT_SIZE                                   36
368 #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET                               34115
369 #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET                         34116
370 #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET                         34117
371 #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET                         34118
372 #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET                         34119
373 #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET                          34120
374 #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET                      34121
375 #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET                               34122
376 #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE                                 4
377 #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET                          34126
378 #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE                            4
379 #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET                            34130
380 #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE                              4
381 #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET                               34134
382 #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET                         34135
383 #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE                           32
384 #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET                            34167
385 #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE                              16
386 #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET                          34183
387 #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE                            16
388 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET                 34199
389 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE                   16
390 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET                       34215
391 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE                         16
392 #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET                                  34231
393 #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET                        34232
394 #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET                               34233
395 #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET                               34234
396 #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET                               34235
397 #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET                           34236
398 #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET                           34237
399 #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET                           34238
400 #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET                           34239
401 #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET                        34240
402 #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET                        34241
403 #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET                        34242
404 #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET                        34243
405 #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET                            34244
406 #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET                         34245
407 #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET                               34246
408 #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET                          34247
409 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET                        34248
410 #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET                           34249
411 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET                    34250
412 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET                        34251
413 #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET                           34252
414 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET                    34253
415 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET                        34254
416 #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET                           34255
417 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET                    34256
418 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET                        34257
419 #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET                           34258
420 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET                    34259
421 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET                        34260
422 #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET                           34261
423 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET                    34262
424 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET                        34263
425 #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET                           34264
426 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET                    34265
427 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET                        34266
428 #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET                           34267
429 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET                    34268
430 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET                        34269
431 #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET                           34270
432 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET                    34271
433 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET                        34272
434 #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET                           34273
435 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET                    34274
436 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET                        34275
437 #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET                           34276
438 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET                    34277
439 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET                       34278
440 #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET                          34279
441 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET                   34280
442 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET                       34281
443 #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET                          34282
444 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET                   34283
445 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET                       34284
446 #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET                          34285
447 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET                   34286
448 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET                       34287
449 #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET                          34288
450 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET                   34289
451 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET                       34290
452 #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET                          34291
453 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET                   34292
454 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET                       34293
455 #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET                          34294
456 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET                   34295
457 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET                       34296
458 #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET                          34297
459 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET                   34298
460 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET                       34299
461 #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET                          34300
462 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET                   34301
463 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET                       34302
464 #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET                          34303
465 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET                   34304
466 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET                       34305
467 #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET                          34306
468 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET                   34307
469 #define XCM_REG_CON_PHY_Q3_RT_OFFSET                                    34308
470
471 #define RUNTIME_ARRAY_SIZE 34309
472
473 #endif /* __RT_DEFS_H__ */