2 * Copyright (c) 1996, Javier MartÃn Rueda (jmrueda@diatel.upm.es)
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice unmodified, this list of conditions, and the following
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 * Intel EtherExpress Pro/10 Ethernet driver
38 #define CARD_TYPE_EX_10 1
39 #define CARD_TYPE_EX_10_PLUS 2
41 /* Length of an ethernet address. */
42 #define ETHER_ADDR_LEN 6
43 /* Default RAM size in board. */
44 #define CARD_RAM_SIZE 0x8000
45 /* Number of I/O ports used. */
49 * Intel EtherExpress Pro (i82595 based) registers
52 /* Common registers to all banks. */
71 /* Definitions for command register (CMD_REG). */
73 #define Switch_Bank_CMD 0
74 #define MC_Setup_CMD 3
75 #define Transmit_CMD 4
76 #define Diagnose_CMD 7
77 #define Rcv_Enable_CMD 8
80 #define Resume_XMT_List_CMD 28
81 #define Sel_Reset_CMD 30
83 #define Bank0_Sel 0x00
84 #define Bank1_Sel 0x40
85 #define Bank2_Sel 0x80
87 /* Bank 0 specific registers. */
93 #define Counter_bits 0xc0
98 #define Rx_Stp_Int 0x01
103 #define RCV_STOP_REG 6
105 #define HOST_ADDR_REG 12 /* 16-bit register */
106 #define IO_PORT_REG 14 /* 16-bit register */
108 /* Bank 1 specific registers. */
110 #define TriST_INT 0x80
112 #define RCV_LOWER_LIMIT_REG 8
113 #define RCV_UPPER_LIMIT_REG 9
114 #define XMT_LOWER_LIMIT_REG 10
115 #define XMT_UPPER_LIMIT_REG 11
117 /* Bank 2 specific registers. */
119 #define Disc_Bad_Fr 0x80
120 #define Tx_Chn_ErStp 0x40
121 #define Tx_Chn_Int_Md 0x20
122 #define Multi_IA 0x20
123 #define No_SA_Ins 0x10
124 #define RX_CRC_InMem 0x04
125 #define Promisc_Mode 0x01
128 #define I_ADDR_REG0 4
129 #define EEPROM_REG 10
130 #define Trnoff_Enable 0x10
132 /* EEPROM memory positions (16-bit wide). */
135 # define EE_W0_PNP 0x0001
136 # define EE_W0_BUS16 0x0004
137 # define EE_W0_FLASH_ADDR_MASK 0x0038
138 # define EE_W0_FLASH_ADDR_SHIFT 3
139 # define EE_W0_AUTO_IO 0x0040
140 # define EE_W0_FLASH 0x0100
141 # define EE_W0_AUTO_NEG 0x0200
142 # define EE_W0_IO_MASK 0xFC00
143 # define EE_W0_IO_SHIFT 10
146 #define IRQ_No_Mask 0x07
149 # define EE_W1_INT_SEL 0x0007
150 # define EE_W1_NO_LINK_INT 0x0008 /* Link Integrity Off */
151 # define EE_W1_NO_POLARITY 0x0010 /* Polarity Correction Off */
152 # define EE_W1_TPE_AUI 0x0020 /* 1 = TPE, 0 = AUI */
153 # define EE_W1_NO_JABBER_PREV 0x0040 /* Jabber prevention Off */
154 # define EE_W1_NO_AUTO_SELECT 0x0080 /* Auto Port Selection Off */
155 # define EE_W1_SMOUT 0x0100 /* SMout Pin Control 0= Input */
156 # define EE_W1_PROM 0x0200 /* Flash = 0, PROM = 1 */
157 # define EE_W1_ALT_READY 0x2000 /* Alternate Ready, 0=normal */
158 # define EE_W1_FULL_DUPLEX 0x8000
164 #define EE_Eth_Addr_Lo 2
165 #define EE_Eth_Addr_Mid 3
166 #define EE_Eth_Addr_Hi 4
169 # define EE_W5_BNC_TPE 0x0001 /* 0 = TPE, 1 = BNC */
170 # define EE_W5_BOOT_IPX 0x0002
171 # define EE_W5_BOOT_ODI 0x0004
172 # define EE_W5_BOOT_NDIS (EE_W5_BOOT_IPX|EE_W5_BOOT_ODI)
173 # define EE_W5_NUM_CONN 0x0008 /* 0 = 2, 1 = 3 */
174 # define EE_W5_NOFLASH 0x0010 /* No flash socket present */
175 # define EE_W5_PORT_TPE 0x0020 /* TPE present */
176 # define EE_W5_PORT_BNC 0x0040 /* BNC present */
177 # define EE_W5_PORT_AUI 0x0080 /* AUI present */
178 # define EE_W5_PWR_MGT 0x0100 /* Power Management */
179 # define EE_W5_CP 0x0200 /* COncurrent Processing */
182 # define EE_W6_STEP_MASK 0x000F
183 # define EE_W6_BOARD_MASK 0xFFF0
184 # define EE_W6_BOARD_SHIFT 4
186 /* EEPROM serial interface. */
192 #define EE_READ_CMD (6 << 6)
194 /* Frame chain constants. */
196 /* Transmit header length (in board's ring buffer). */
197 #define XMT_HEADER_LEN 8
198 #define XMT_Chain_Point 4
199 #define XMT_Byte_Count 6
200 #define Done_bit 0x0080
201 #define Ch_bit 0x8000
203 /* Transmit result bits. */
204 #define No_Collisions_bits 0x000f
205 #define TX_OK_bit 0x2000
207 /* Receive result bits. */
209 #define RCV_OK_bit 0x2000