2 * Copyright (c) 1991 Regents of the University of California.
4 * Copyright (c) 1994 John S. Dyson
6 * Copyright (c) 1994 David Greenman
8 * Copyright (c) 2005 Alan L. Cox <alc@cs.rice.edu>
11 * This code is derived from software contributed to Berkeley by
12 * the Systems Programming Group of the University of Utah Computer
13 * Science Department and William Jolitz of UUNET Technologies Inc.
15 * Redistribution and use in source and binary forms, with or without
16 * modification, are permitted provided that the following conditions
18 * 1. Redistributions of source code must retain the above copyright
19 * notice, this list of conditions and the following disclaimer.
20 * 2. Redistributions in binary form must reproduce the above copyright
21 * notice, this list of conditions and the following disclaimer in the
22 * documentation and/or other materials provided with the distribution.
23 * 3. All advertising materials mentioning features or use of this software
24 * must display the following acknowledgement:
25 * This product includes software developed by the University of
26 * California, Berkeley and its contributors.
27 * 4. Neither the name of the University nor the names of its contributors
28 * may be used to endorse or promote products derived from this software
29 * without specific prior written permission.
31 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
32 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
33 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
34 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
35 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
36 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
37 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
38 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
39 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
40 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
43 * from: @(#)pmap.c 7.7 (Berkeley) 5/12/91
46 * Copyright (c) 2003 Networks Associates Technology, Inc.
47 * All rights reserved.
49 * This software was developed for the FreeBSD Project by Jake Burkholder,
50 * Safeport Network Services, and Network Associates Laboratories, the
51 * Security Research Division of Network Associates, Inc. under
52 * DARPA/SPAWAR contract N66001-01-C-8035 ("CBOSS"), as part of the DARPA
53 * CHATS research program.
55 * Redistribution and use in source and binary forms, with or without
56 * modification, are permitted provided that the following conditions
58 * 1. Redistributions of source code must retain the above copyright
59 * notice, this list of conditions and the following disclaimer.
60 * 2. Redistributions in binary form must reproduce the above copyright
61 * notice, this list of conditions and the following disclaimer in the
62 * documentation and/or other materials provided with the distribution.
64 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
65 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
66 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
67 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
68 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
69 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
70 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
71 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
72 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
73 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
77 #include <sys/cdefs.h>
78 __FBSDID("$FreeBSD$");
81 * Manages physical address maps.
83 * In addition to hardware address maps, this
84 * module is called upon to provide software-use-only
85 * maps which may or may not be stored in the same
86 * form as hardware maps. These pseudo-maps are
87 * used to store intermediate results from copy
88 * operations to and from address spaces.
90 * Since the information managed by this module is
91 * also stored by the logical address mapping module,
92 * this module may throw away valid virtual-to-physical
93 * mappings at almost any time. However, invalidations
94 * of virtual-to-physical mappings must be done as
97 * In order to cope with hardware architectures which
98 * make virtual-to-physical map invalidates expensive,
99 * this module may delay invalidate or reduced protection
100 * operations until such time as they are actually
101 * necessary. This module is given full information as
102 * to which processors are currently using which maps,
103 * and to when physical maps must be made correct.
107 #include "opt_pmap.h"
109 #include "opt_xbox.h"
111 #include <sys/param.h>
112 #include <sys/systm.h>
113 #include <sys/kernel.h>
115 #include <sys/lock.h>
116 #include <sys/malloc.h>
117 #include <sys/mman.h>
118 #include <sys/msgbuf.h>
119 #include <sys/mutex.h>
120 #include <sys/proc.h>
121 #include <sys/sf_buf.h>
123 #include <sys/vmmeter.h>
124 #include <sys/sched.h>
125 #include <sys/sysctl.h>
131 #include <vm/vm_param.h>
132 #include <vm/vm_kern.h>
133 #include <vm/vm_page.h>
134 #include <vm/vm_map.h>
135 #include <vm/vm_object.h>
136 #include <vm/vm_extern.h>
137 #include <vm/vm_pageout.h>
138 #include <vm/vm_pager.h>
141 #include <machine/cpu.h>
142 #include <machine/cputypes.h>
143 #include <machine/md_var.h>
144 #include <machine/pcb.h>
145 #include <machine/specialreg.h>
147 #include <machine/smp.h>
151 #include <machine/xbox.h>
154 #include <xen/interface/xen.h>
155 #include <xen/hypervisor.h>
156 #include <machine/xen/hypercall.h>
157 #include <machine/xen/xenvar.h>
158 #include <machine/xen/xenfunc.h>
160 #if !defined(CPU_DISABLE_SSE) && defined(I686_CPU)
161 #define CPU_ENABLE_SSE
164 #ifndef PMAP_SHPGPERPROC
165 #define PMAP_SHPGPERPROC 200
170 #if !defined(DIAGNOSTIC)
171 #ifdef __GNUC_GNU_INLINE__
172 #define PMAP_INLINE __attribute__((__gnu_inline__)) inline
174 #define PMAP_INLINE extern inline
182 #define PV_STAT(x) do { x ; } while (0)
184 #define PV_STAT(x) do { } while (0)
187 #define pa_index(pa) ((pa) >> PDRSHIFT)
188 #define pa_to_pvh(pa) (&pv_table[pa_index(pa)])
191 * Get PDEs and PTEs for user/kernel address space
193 #define pmap_pde(m, v) (&((m)->pm_pdir[(vm_offset_t)(v) >> PDRSHIFT]))
194 #define pdir_pde(m, v) (m[(vm_offset_t)(v) >> PDRSHIFT])
196 #define pmap_pde_v(pte) ((*(int *)pte & PG_V) != 0)
197 #define pmap_pte_w(pte) ((*(int *)pte & PG_W) != 0)
198 #define pmap_pte_m(pte) ((*(int *)pte & PG_M) != 0)
199 #define pmap_pte_u(pte) ((*(int *)pte & PG_A) != 0)
200 #define pmap_pte_v(pte) ((*(int *)pte & PG_V) != 0)
202 #define pmap_pte_set_prot(pte, v) ((*(int *)pte &= ~PG_PROT), (*(int *)pte |= (v)))
204 #define HAMFISTED_LOCKING
205 #ifdef HAMFISTED_LOCKING
206 static struct mtx createdelete_lock;
209 struct pmap kernel_pmap_store;
210 LIST_HEAD(pmaplist, pmap);
211 static struct pmaplist allpmaps;
212 static struct mtx allpmaps_lock;
214 vm_offset_t virtual_avail; /* VA of first avail page (after kernel bss) */
215 vm_offset_t virtual_end; /* VA of last avail page (end of kernel AS) */
216 int pgeflag = 0; /* PG_G or-in */
217 int pseflag = 0; /* PG_PS or-in */
220 vm_offset_t kernel_vm_end;
221 extern u_int32_t KERNend;
227 static int pat_works; /* Is page attribute table sane? */
230 * Data for the pv entry allocation mechanism
232 static int pv_entry_count = 0, pv_entry_max = 0, pv_entry_high_water = 0;
233 static struct md_page *pv_table;
234 static int shpgperproc = PMAP_SHPGPERPROC;
236 struct pv_chunk *pv_chunkbase; /* KVA block for pv_chunks */
237 int pv_maxchunks; /* How many chunks we have KVA for */
238 vm_offset_t pv_vafree; /* freelist stored in the PTE */
241 * All those kernel PT submaps that BSD is so fond of
250 static struct sysmaps sysmaps_pcpu[MAXCPU];
251 static pt_entry_t *CMAP3;
253 static caddr_t CADDR3;
254 struct msgbuf *msgbufp = 0;
259 static caddr_t crashdumpmap;
261 static pt_entry_t *PMAP1 = 0, *PMAP2;
262 static pt_entry_t *PADDR1 = 0, *PADDR2;
265 static int PMAP1changedcpu;
266 SYSCTL_INT(_debug, OID_AUTO, PMAP1changedcpu, CTLFLAG_RD,
268 "Number of times pmap_pte_quick changed CPU with same PMAP1");
270 static int PMAP1changed;
271 SYSCTL_INT(_debug, OID_AUTO, PMAP1changed, CTLFLAG_RD,
273 "Number of times pmap_pte_quick changed PMAP1");
274 static int PMAP1unchanged;
275 SYSCTL_INT(_debug, OID_AUTO, PMAP1unchanged, CTLFLAG_RD,
277 "Number of times pmap_pte_quick didn't change PMAP1");
278 static struct mtx PMAP2mutex;
280 SYSCTL_NODE(_vm, OID_AUTO, pmap, CTLFLAG_RD, 0, "VM/pmap parameters");
281 static int pg_ps_enabled;
282 SYSCTL_INT(_vm_pmap, OID_AUTO, pg_ps_enabled, CTLFLAG_RDTUN, &pg_ps_enabled, 0,
283 "Are large page mappings enabled?");
285 SYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_max, CTLFLAG_RD, &pv_entry_max, 0,
286 "Max number of PV entries");
287 SYSCTL_INT(_vm_pmap, OID_AUTO, shpgperproc, CTLFLAG_RD, &shpgperproc, 0,
288 "Page share factor per proc");
289 SYSCTL_NODE(_vm_pmap, OID_AUTO, pde, CTLFLAG_RD, 0,
290 "2/4MB page mapping counters");
292 static u_long pmap_pde_mappings;
293 SYSCTL_ULONG(_vm_pmap_pde, OID_AUTO, mappings, CTLFLAG_RD,
294 &pmap_pde_mappings, 0, "2/4MB page mappings");
296 static void free_pv_entry(pmap_t pmap, pv_entry_t pv);
297 static pv_entry_t get_pv_entry(pmap_t locked_pmap, int try);
298 static void pmap_pvh_free(struct md_page *pvh, pmap_t pmap, vm_offset_t va);
299 static pv_entry_t pmap_pvh_remove(struct md_page *pvh, pmap_t pmap,
302 static vm_page_t pmap_enter_quick_locked(multicall_entry_t **mcl, int *count, pmap_t pmap, vm_offset_t va,
303 vm_page_t m, vm_prot_t prot, vm_page_t mpte);
304 static int pmap_remove_pte(pmap_t pmap, pt_entry_t *ptq, vm_offset_t sva,
306 static void pmap_remove_page(struct pmap *pmap, vm_offset_t va,
308 static void pmap_remove_entry(struct pmap *pmap, vm_page_t m,
310 static boolean_t pmap_try_insert_pv_entry(pmap_t pmap, vm_offset_t va,
313 static vm_page_t pmap_allocpte(pmap_t pmap, vm_offset_t va, int flags);
315 static vm_page_t _pmap_allocpte(pmap_t pmap, unsigned ptepindex, int flags);
316 static int _pmap_unwire_pte_hold(pmap_t pmap, vm_page_t m, vm_page_t *free);
317 static pt_entry_t *pmap_pte_quick(pmap_t pmap, vm_offset_t va);
318 static void pmap_pte_release(pt_entry_t *pte);
319 static int pmap_unuse_pt(pmap_t, vm_offset_t, vm_page_t *);
320 static vm_offset_t pmap_kmem_choose(vm_offset_t addr);
321 static boolean_t pmap_is_prefaultable_locked(pmap_t pmap, vm_offset_t addr);
322 static void pmap_kenter_attr(vm_offset_t va, vm_paddr_t pa, int mode);
324 static __inline void pagezero(void *page);
326 CTASSERT(1 << PDESHIFT == sizeof(pd_entry_t));
327 CTASSERT(1 << PTESHIFT == sizeof(pt_entry_t));
330 * If you get an error here, then you set KVA_PAGES wrong! See the
331 * description of KVA_PAGES in sys/i386/include/pmap.h. It must be
332 * multiple of 4 for a normal kernel, or a multiple of 8 for a PAE.
334 CTASSERT(KERNBASE % (1 << 24) == 0);
339 pd_set(struct pmap *pmap, int ptepindex, vm_paddr_t val, int type)
341 vm_paddr_t pdir_ma = vtomach(&pmap->pm_pdir[ptepindex]);
346 xen_queue_pt_update(shadow_pdir_ma,
347 xpmap_ptom(val & ~(PG_RW)));
349 xen_queue_pt_update(pdir_ma,
352 case SH_PD_SET_VA_MA:
354 xen_queue_pt_update(shadow_pdir_ma,
357 xen_queue_pt_update(pdir_ma, val);
359 case SH_PD_SET_VA_CLEAR:
361 xen_queue_pt_update(shadow_pdir_ma, 0);
363 xen_queue_pt_update(pdir_ma, 0);
369 * Move the kernel virtual free pointer to the next
370 * 4MB. This is used to help improve performance
371 * by using a large (4MB) page for much of the kernel
372 * (.text, .data, .bss)
375 pmap_kmem_choose(vm_offset_t addr)
377 vm_offset_t newaddr = addr;
380 if (cpu_feature & CPUID_PSE)
381 newaddr = (addr + PDRMASK) & ~PDRMASK;
387 * Bootstrap the system enough to run with virtual memory.
389 * On the i386 this is called after mapping has already been enabled
390 * and just syncs the pmap module with what has already been done.
391 * [We can't call it easily with mapping off since the kernel is not
392 * mapped with PA == VA, hence we would have to relocate every address
393 * from the linked base (virtual) address "KERNBASE" to the actual
394 * (physical) address starting relative to 0]
397 pmap_bootstrap(vm_paddr_t firstaddr)
400 pt_entry_t *pte, *unused;
401 struct sysmaps *sysmaps;
405 * XXX The calculation of virtual_avail is wrong. It's NKPT*PAGE_SIZE too
406 * large. It should instead be correctly calculated in locore.s and
407 * not based on 'first' (which is a physical address, not a virtual
408 * address, for the start of unused physical memory). The kernel
409 * page tables are NOT double mapped and thus should not be included
410 * in this calculation.
412 virtual_avail = (vm_offset_t) KERNBASE + firstaddr;
413 virtual_avail = pmap_kmem_choose(virtual_avail);
415 virtual_end = VM_MAX_KERNEL_ADDRESS;
418 * Initialize the kernel pmap (which is statically allocated).
420 PMAP_LOCK_INIT(kernel_pmap);
421 kernel_pmap->pm_pdir = (pd_entry_t *) (KERNBASE + (u_int)IdlePTD);
423 kernel_pmap->pm_pdpt = (pdpt_entry_t *) (KERNBASE + (u_int)IdlePDPT);
425 CPU_FILL(&kernel_pmap->pm_active); /* don't allow deactivation */
426 TAILQ_INIT(&kernel_pmap->pm_pvchunk);
427 LIST_INIT(&allpmaps);
428 mtx_init(&allpmaps_lock, "allpmaps", NULL, MTX_SPIN);
429 mtx_lock_spin(&allpmaps_lock);
430 LIST_INSERT_HEAD(&allpmaps, kernel_pmap, pm_list);
431 mtx_unlock_spin(&allpmaps_lock);
436 * Reserve some special page table entries/VA space for temporary
439 #define SYSMAP(c, p, v, n) \
440 v = (c)va; va += ((n)*PAGE_SIZE); p = pte; pte += (n);
446 * CMAP1/CMAP2 are used for zeroing and copying pages.
447 * CMAP3 is used for the idle process page zeroing.
449 for (i = 0; i < MAXCPU; i++) {
450 sysmaps = &sysmaps_pcpu[i];
451 mtx_init(&sysmaps->lock, "SYSMAPS", NULL, MTX_DEF);
452 SYSMAP(caddr_t, sysmaps->CMAP1, sysmaps->CADDR1, 1)
453 SYSMAP(caddr_t, sysmaps->CMAP2, sysmaps->CADDR2, 1)
454 PT_SET_MA(sysmaps->CADDR1, 0);
455 PT_SET_MA(sysmaps->CADDR2, 0);
457 SYSMAP(caddr_t, CMAP3, CADDR3, 1)
458 PT_SET_MA(CADDR3, 0);
463 SYSMAP(caddr_t, unused, crashdumpmap, MAXDUMPPGS)
466 * ptvmmap is used for reading arbitrary physical pages via /dev/mem.
468 SYSMAP(caddr_t, unused, ptvmmap, 1)
471 * msgbufp is used to map the system message buffer.
473 SYSMAP(struct msgbuf *, unused, msgbufp, atop(round_page(msgbufsize)))
476 * ptemap is used for pmap_pte_quick
478 SYSMAP(pt_entry_t *, PMAP1, PADDR1, 1);
479 SYSMAP(pt_entry_t *, PMAP2, PADDR2, 1);
481 mtx_init(&PMAP2mutex, "PMAP2", NULL, MTX_DEF);
486 * Leave in place an identity mapping (virt == phys) for the low 1 MB
487 * physical memory region that is used by the ACPI wakeup code. This
488 * mapping must not have PG_G set.
492 * leave here deliberately to show that this is not supported
495 /* FIXME: This is gross, but needed for the XBOX. Since we are in such
496 * an early stadium, we cannot yet neatly map video memory ... :-(
497 * Better fixes are very welcome! */
498 if (!arch_i386_is_xbox)
500 for (i = 1; i < NKPT; i++)
503 /* Initialize the PAT MSR if present. */
506 /* Turn on PG_G on kernel page(s) */
510 #ifdef HAMFISTED_LOCKING
511 mtx_init(&createdelete_lock, "pmap create/delete", NULL, MTX_DEF);
523 /* Bail if this CPU doesn't implement PAT. */
524 if (!(cpu_feature & CPUID_PAT))
527 if (cpu_vendor_id != CPU_VENDOR_INTEL ||
528 (CPUID_TO_FAMILY(cpu_id) == 6 && CPUID_TO_MODEL(cpu_id) >= 0xe)) {
530 * Leave the indices 0-3 at the default of WB, WT, UC, and UC-.
531 * Program 4 and 5 as WP and WC.
532 * Leave 6 and 7 as UC and UC-.
534 pat_msr = rdmsr(MSR_PAT);
535 pat_msr &= ~(PAT_MASK(4) | PAT_MASK(5));
536 pat_msr |= PAT_VALUE(4, PAT_WRITE_PROTECTED) |
537 PAT_VALUE(5, PAT_WRITE_COMBINING);
541 * Due to some Intel errata, we can only safely use the lower 4
542 * PAT entries. Thus, just replace PAT Index 2 with WC instead
545 * Intel Pentium III Processor Specification Update
546 * Errata E.27 (Upper Four PAT Entries Not Usable With Mode B
549 * Intel Pentium IV Processor Specification Update
550 * Errata N46 (PAT Index MSB May Be Calculated Incorrectly)
552 pat_msr = rdmsr(MSR_PAT);
553 pat_msr &= ~PAT_MASK(2);
554 pat_msr |= PAT_VALUE(2, PAT_WRITE_COMBINING);
557 wrmsr(MSR_PAT, pat_msr);
561 * Initialize a vm_page's machine-dependent fields.
564 pmap_page_init(vm_page_t m)
567 TAILQ_INIT(&m->md.pv_list);
568 m->md.pat_mode = PAT_WRITE_BACK;
572 * ABuse the pte nodes for unmapped kva to thread a kva freelist through.
574 * - Must deal with pages in order to ensure that none of the PG_* bits
575 * are ever set, PG_V in particular.
576 * - Assumes we can write to ptes without pte_store() atomic ops, even
577 * on PAE systems. This should be ok.
578 * - Assumes nothing will ever test these addresses for 0 to indicate
579 * no mapping instead of correctly checking PG_V.
580 * - Assumes a vm_offset_t will fit in a pte (true for i386).
581 * Because PG_V is never set, there can be no mappings to invalidate.
583 static int ptelist_count = 0;
585 pmap_ptelist_alloc(vm_offset_t *head)
588 vm_offset_t *phead = (vm_offset_t *)*head;
590 if (ptelist_count == 0) {
591 printf("out of memory!!!!!!\n");
592 return (0); /* Out of memory */
595 va = phead[ptelist_count];
600 pmap_ptelist_free(vm_offset_t *head, vm_offset_t va)
602 vm_offset_t *phead = (vm_offset_t *)*head;
604 phead[ptelist_count++] = va;
608 pmap_ptelist_init(vm_offset_t *head, void *base, int npages)
614 nstackpages = (npages + PAGE_SIZE/sizeof(vm_offset_t) - 1)/ (PAGE_SIZE/sizeof(vm_offset_t));
615 for (i = 0; i < nstackpages; i++) {
616 va = (vm_offset_t)base + i * PAGE_SIZE;
617 m = vm_page_alloc(NULL, i,
618 VM_ALLOC_NORMAL | VM_ALLOC_NOOBJ | VM_ALLOC_WIRED |
620 pmap_qenter(va, &m, 1);
623 *head = (vm_offset_t)base;
624 for (i = npages - 1; i >= nstackpages; i--) {
625 va = (vm_offset_t)base + i * PAGE_SIZE;
626 pmap_ptelist_free(head, va);
632 * Initialize the pmap module.
633 * Called by vm_init, to initialize any structures that the pmap
634 * system needs to map virtual memory.
644 * Initialize the vm page array entries for the kernel pmap's
647 for (i = 0; i < nkpt; i++) {
648 mpte = PHYS_TO_VM_PAGE(xpmap_mtop(PTD[i + KPTDI] & PG_FRAME));
649 KASSERT(mpte >= vm_page_array &&
650 mpte < &vm_page_array[vm_page_array_size],
651 ("pmap_init: page table page is out of range"));
652 mpte->pindex = i + KPTDI;
653 mpte->phys_addr = xpmap_mtop(PTD[i + KPTDI] & PG_FRAME);
657 * Initialize the address space (zone) for the pv entries. Set a
658 * high water mark so that the system can recover from excessive
659 * numbers of pv entries.
661 TUNABLE_INT_FETCH("vm.pmap.shpgperproc", &shpgperproc);
662 pv_entry_max = shpgperproc * maxproc + cnt.v_page_count;
663 TUNABLE_INT_FETCH("vm.pmap.pv_entries", &pv_entry_max);
664 pv_entry_max = roundup(pv_entry_max, _NPCPV);
665 pv_entry_high_water = 9 * (pv_entry_max / 10);
668 * Are large page mappings enabled?
670 TUNABLE_INT_FETCH("vm.pmap.pg_ps_enabled", &pg_ps_enabled);
673 * Calculate the size of the pv head table for superpages.
675 for (i = 0; phys_avail[i + 1]; i += 2);
676 pv_npg = round_4mpage(phys_avail[(i - 2) + 1]) / NBPDR;
679 * Allocate memory for the pv head table for superpages.
681 s = (vm_size_t)(pv_npg * sizeof(struct md_page));
683 pv_table = (struct md_page *)kmem_alloc(kernel_map, s);
684 for (i = 0; i < pv_npg; i++)
685 TAILQ_INIT(&pv_table[i].pv_list);
687 pv_maxchunks = MAX(pv_entry_max / _NPCPV, maxproc);
688 pv_chunkbase = (struct pv_chunk *)kmem_alloc_nofault(kernel_map,
689 PAGE_SIZE * pv_maxchunks);
690 if (pv_chunkbase == NULL)
691 panic("pmap_init: not enough kvm for pv chunks");
692 pmap_ptelist_init(&pv_vafree, pv_chunkbase, pv_maxchunks);
696 /***************************************************
697 * Low level helper routines.....
698 ***************************************************/
701 * Determine the appropriate bits to set in a PTE or PDE for a specified
705 pmap_cache_bits(int mode, boolean_t is_pde)
707 int pat_flag, pat_index, cache_bits;
709 /* The PAT bit is different for PTE's and PDE's. */
710 pat_flag = is_pde ? PG_PDE_PAT : PG_PTE_PAT;
712 /* If we don't support PAT, map extended modes to older ones. */
713 if (!(cpu_feature & CPUID_PAT)) {
715 case PAT_UNCACHEABLE:
716 case PAT_WRITE_THROUGH:
720 case PAT_WRITE_COMBINING:
721 case PAT_WRITE_PROTECTED:
722 mode = PAT_UNCACHEABLE;
727 /* Map the caching mode to a PAT index. */
730 case PAT_UNCACHEABLE:
733 case PAT_WRITE_THROUGH:
742 case PAT_WRITE_COMBINING:
745 case PAT_WRITE_PROTECTED:
749 panic("Unknown caching mode %d\n", mode);
754 case PAT_UNCACHEABLE:
755 case PAT_WRITE_PROTECTED:
758 case PAT_WRITE_THROUGH:
764 case PAT_WRITE_COMBINING:
768 panic("Unknown caching mode %d\n", mode);
772 /* Map the 3-bit index value into the PAT, PCD, and PWT bits. */
775 cache_bits |= pat_flag;
777 cache_bits |= PG_NC_PCD;
779 cache_bits |= PG_NC_PWT;
784 * For SMP, these functions have to use the IPI mechanism for coherence.
786 * N.B.: Before calling any of the following TLB invalidation functions,
787 * the calling processor must ensure that all stores updating a non-
788 * kernel page table are globally performed. Otherwise, another
789 * processor could cache an old, pre-update entry without being
790 * invalidated. This can happen one of two ways: (1) The pmap becomes
791 * active on another processor after its pm_active field is checked by
792 * one of the following functions but before a store updating the page
793 * table is globally performed. (2) The pmap becomes active on another
794 * processor before its pm_active field is checked but due to
795 * speculative loads one of the following functions stills reads the
796 * pmap as inactive on the other processor.
798 * The kernel page table is exempt because its pm_active field is
799 * immutable. The kernel page table is always active on every
803 pmap_invalidate_page(pmap_t pmap, vm_offset_t va)
808 CTR2(KTR_PMAP, "pmap_invalidate_page: pmap=%p va=0x%x",
812 if (pmap == kernel_pmap || !CPU_CMP(&pmap->pm_active, &all_cpus)) {
816 cpuid = PCPU_GET(cpuid);
817 other_cpus = all_cpus;
818 CPU_CLR(cpuid, &other_cpus);
819 if (CPU_ISSET(cpuid, &pmap->pm_active))
821 CPU_AND(&other_cpus, &pmap->pm_active);
822 if (!CPU_EMPTY(&other_cpus))
823 smp_masked_invlpg(other_cpus, va);
830 pmap_invalidate_range(pmap_t pmap, vm_offset_t sva, vm_offset_t eva)
836 CTR3(KTR_PMAP, "pmap_invalidate_page: pmap=%p eva=0x%x sva=0x%x",
840 if (pmap == kernel_pmap || !CPU_CMP(&pmap->pm_active, &all_cpus)) {
841 for (addr = sva; addr < eva; addr += PAGE_SIZE)
843 smp_invlpg_range(sva, eva);
845 cpuid = PCPU_GET(cpuid);
846 other_cpus = all_cpus;
847 CPU_CLR(cpuid, &other_cpus);
848 if (CPU_ISSET(cpuid, &pmap->pm_active))
849 for (addr = sva; addr < eva; addr += PAGE_SIZE)
851 CPU_AND(&other_cpus, &pmap->pm_active);
852 if (!CPU_EMPTY(&other_cpus))
853 smp_masked_invlpg_range(other_cpus, sva, eva);
860 pmap_invalidate_all(pmap_t pmap)
865 CTR1(KTR_PMAP, "pmap_invalidate_page: pmap=%p", pmap);
868 if (pmap == kernel_pmap || !CPU_CMP(&pmap->pm_active, &all_cpus)) {
872 cpuid = PCPU_GET(cpuid);
873 other_cpus = all_cpus;
874 CPU_CLR(cpuid, &other_cpus);
875 if (CPU_ISSET(cpuid, &pmap->pm_active))
877 CPU_AND(&other_cpus, &pmap->pm_active);
878 if (!CPU_EMPTY(&other_cpus))
879 smp_masked_invltlb(other_cpus);
885 pmap_invalidate_cache(void)
895 * Normal, non-SMP, 486+ invalidation functions.
896 * We inline these within pmap.c for speed.
899 pmap_invalidate_page(pmap_t pmap, vm_offset_t va)
901 CTR2(KTR_PMAP, "pmap_invalidate_page: pmap=%p va=0x%x",
904 if (pmap == kernel_pmap || !CPU_EMPTY(&pmap->pm_active))
910 pmap_invalidate_range(pmap_t pmap, vm_offset_t sva, vm_offset_t eva)
914 if (eva - sva > PAGE_SIZE)
915 CTR3(KTR_PMAP, "pmap_invalidate_range: pmap=%p sva=0x%x eva=0x%x",
918 if (pmap == kernel_pmap || !CPU_EMPTY(&pmap->pm_active))
919 for (addr = sva; addr < eva; addr += PAGE_SIZE)
925 pmap_invalidate_all(pmap_t pmap)
928 CTR1(KTR_PMAP, "pmap_invalidate_all: pmap=%p", pmap);
930 if (pmap == kernel_pmap || !CPU_EMPTY(&pmap->pm_active))
935 pmap_invalidate_cache(void)
943 pmap_invalidate_cache_range(vm_offset_t sva, vm_offset_t eva)
946 KASSERT((sva & PAGE_MASK) == 0,
947 ("pmap_invalidate_cache_range: sva not page-aligned"));
948 KASSERT((eva & PAGE_MASK) == 0,
949 ("pmap_invalidate_cache_range: eva not page-aligned"));
951 if (cpu_feature & CPUID_SS)
952 ; /* If "Self Snoop" is supported, do nothing. */
953 else if (cpu_feature & CPUID_CLFSH) {
956 * Otherwise, do per-cache line flush. Use the mfence
957 * instruction to insure that previous stores are
958 * included in the write-back. The processor
959 * propagates flush to other processors in the cache
963 for (; sva < eva; sva += cpu_clflush_line_size)
969 * No targeted cache flush methods are supported by CPU,
970 * globally invalidate cache as a last resort.
972 pmap_invalidate_cache();
977 * Are we current address space or kernel? N.B. We return FALSE when
978 * a pmap's page table is in use because a kernel thread is borrowing
979 * it. The borrowed page table can change spontaneously, making any
980 * dependence on its continued use subject to a race condition.
983 pmap_is_current(pmap_t pmap)
986 return (pmap == kernel_pmap ||
987 (pmap == vmspace_pmap(curthread->td_proc->p_vmspace) &&
988 (pmap->pm_pdir[PTDPTDI] & PG_FRAME) == (PTDpde[0] & PG_FRAME)));
992 * If the given pmap is not the current or kernel pmap, the returned pte must
993 * be released by passing it to pmap_pte_release().
996 pmap_pte(pmap_t pmap, vm_offset_t va)
1001 pde = pmap_pde(pmap, va);
1005 /* are we current address space or kernel? */
1006 if (pmap_is_current(pmap))
1007 return (vtopte(va));
1008 mtx_lock(&PMAP2mutex);
1009 newpf = *pde & PG_FRAME;
1010 if ((*PMAP2 & PG_FRAME) != newpf) {
1011 vm_page_lock_queues();
1012 PT_SET_MA(PADDR2, newpf | PG_V | PG_A | PG_M);
1013 vm_page_unlock_queues();
1014 CTR3(KTR_PMAP, "pmap_pte: pmap=%p va=0x%x newpte=0x%08x",
1015 pmap, va, (*PMAP2 & 0xffffffff));
1018 return (PADDR2 + (i386_btop(va) & (NPTEPG - 1)));
1024 * Releases a pte that was obtained from pmap_pte(). Be prepared for the pte
1027 static __inline void
1028 pmap_pte_release(pt_entry_t *pte)
1031 if ((pt_entry_t *)((vm_offset_t)pte & ~PAGE_MASK) == PADDR2) {
1032 CTR1(KTR_PMAP, "pmap_pte_release: pte=0x%jx",
1034 vm_page_lock_queues();
1035 PT_SET_VA(PMAP2, 0, TRUE);
1036 vm_page_unlock_queues();
1037 mtx_unlock(&PMAP2mutex);
1041 static __inline void
1042 invlcaddr(void *caddr)
1045 invlpg((u_int)caddr);
1050 * Super fast pmap_pte routine best used when scanning
1051 * the pv lists. This eliminates many coarse-grained
1052 * invltlb calls. Note that many of the pv list
1053 * scans are across different pmaps. It is very wasteful
1054 * to do an entire invltlb for checking a single mapping.
1056 * If the given pmap is not the current pmap, vm_page_queue_mtx
1057 * must be held and curthread pinned to a CPU.
1060 pmap_pte_quick(pmap_t pmap, vm_offset_t va)
1065 pde = pmap_pde(pmap, va);
1069 /* are we current address space or kernel? */
1070 if (pmap_is_current(pmap))
1071 return (vtopte(va));
1072 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
1073 KASSERT(curthread->td_pinned > 0, ("curthread not pinned"));
1074 newpf = *pde & PG_FRAME;
1075 if ((*PMAP1 & PG_FRAME) != newpf) {
1076 PT_SET_MA(PADDR1, newpf | PG_V | PG_A | PG_M);
1077 CTR3(KTR_PMAP, "pmap_pte_quick: pmap=%p va=0x%x newpte=0x%08x",
1078 pmap, va, (u_long)*PMAP1);
1081 PMAP1cpu = PCPU_GET(cpuid);
1086 if (PMAP1cpu != PCPU_GET(cpuid)) {
1087 PMAP1cpu = PCPU_GET(cpuid);
1093 return (PADDR1 + (i386_btop(va) & (NPTEPG - 1)));
1099 * Routine: pmap_extract
1101 * Extract the physical page address associated
1102 * with the given map/virtual_address pair.
1105 pmap_extract(pmap_t pmap, vm_offset_t va)
1114 pde = pmap->pm_pdir[va >> PDRSHIFT];
1116 if ((pde & PG_PS) != 0) {
1117 rtval = xpmap_mtop(pde & PG_PS_FRAME) | (va & PDRMASK);
1121 pte = pmap_pte(pmap, va);
1122 pteval = *pte ? xpmap_mtop(*pte) : 0;
1123 rtval = (pteval & PG_FRAME) | (va & PAGE_MASK);
1124 pmap_pte_release(pte);
1131 * Routine: pmap_extract_ma
1133 * Like pmap_extract, but returns machine address
1136 pmap_extract_ma(pmap_t pmap, vm_offset_t va)
1144 pde = pmap->pm_pdir[va >> PDRSHIFT];
1146 if ((pde & PG_PS) != 0) {
1147 rtval = (pde & ~PDRMASK) | (va & PDRMASK);
1151 pte = pmap_pte(pmap, va);
1152 rtval = (*pte & PG_FRAME) | (va & PAGE_MASK);
1153 pmap_pte_release(pte);
1160 * Routine: pmap_extract_and_hold
1162 * Atomically extract and hold the physical page
1163 * with the given pmap and virtual address pair
1164 * if that mapping permits the given protection.
1167 pmap_extract_and_hold(pmap_t pmap, vm_offset_t va, vm_prot_t prot)
1178 pde = PT_GET(pmap_pde(pmap, va));
1181 if ((pde & PG_RW) || (prot & VM_PROT_WRITE) == 0) {
1182 if (vm_page_pa_tryrelock(pmap, (pde & PG_PS_FRAME) |
1183 (va & PDRMASK), &pa))
1185 m = PHYS_TO_VM_PAGE((pde & PG_PS_FRAME) |
1191 pte = PT_GET(pmap_pte_quick(pmap, va));
1193 PT_SET_MA(PADDR1, 0);
1195 ((pte & PG_RW) || (prot & VM_PROT_WRITE) == 0)) {
1196 if (vm_page_pa_tryrelock(pmap, pte & PG_FRAME, &pa))
1198 m = PHYS_TO_VM_PAGE(pte & PG_FRAME);
1209 /***************************************************
1210 * Low level mapping routines.....
1211 ***************************************************/
1214 * Add a wired page to the kva.
1215 * Note: not SMP coherent.
1218 pmap_kenter(vm_offset_t va, vm_paddr_t pa)
1220 PT_SET_MA(va, xpmap_ptom(pa)| PG_RW | PG_V | pgeflag);
1224 pmap_kenter_ma(vm_offset_t va, vm_paddr_t ma)
1229 pte_store_ma(pte, ma | PG_RW | PG_V | pgeflag);
1233 static __inline void
1234 pmap_kenter_attr(vm_offset_t va, vm_paddr_t pa, int mode)
1236 PT_SET_MA(va, pa | PG_RW | PG_V | pgeflag | pmap_cache_bits(mode, 0));
1240 * Remove a page from the kernel pagetables.
1241 * Note: not SMP coherent.
1244 pmap_kremove(vm_offset_t va)
1249 PT_CLEAR_VA(pte, FALSE);
1253 * Used to map a range of physical addresses into kernel
1254 * virtual address space.
1256 * The value passed in '*virt' is a suggested virtual address for
1257 * the mapping. Architectures which can support a direct-mapped
1258 * physical to virtual region can return the appropriate address
1259 * within that region, leaving '*virt' unchanged. Other
1260 * architectures should map the pages starting at '*virt' and
1261 * update '*virt' with the first usable address after the mapped
1265 pmap_map(vm_offset_t *virt, vm_paddr_t start, vm_paddr_t end, int prot)
1267 vm_offset_t va, sva;
1270 CTR4(KTR_PMAP, "pmap_map: va=0x%x start=0x%jx end=0x%jx prot=0x%x",
1271 va, start, end, prot);
1272 while (start < end) {
1273 pmap_kenter(va, start);
1277 pmap_invalidate_range(kernel_pmap, sva, va);
1284 * Add a list of wired pages to the kva
1285 * this routine is only used for temporary
1286 * kernel mappings that do not need to have
1287 * page modification or references recorded.
1288 * Note that old mappings are simply written
1289 * over. The page *must* be wired.
1290 * Note: SMP coherent. Uses a ranged shootdown IPI.
1293 pmap_qenter(vm_offset_t sva, vm_page_t *ma, int count)
1295 pt_entry_t *endpte, *pte;
1297 vm_offset_t va = sva;
1299 multicall_entry_t mcl[16];
1300 multicall_entry_t *mclp = mcl;
1303 CTR2(KTR_PMAP, "pmap_qenter:sva=0x%x count=%d", va, count);
1305 endpte = pte + count;
1306 while (pte < endpte) {
1307 pa = VM_PAGE_TO_MACH(*ma) | pgeflag | PG_RW | PG_V | PG_M | PG_A;
1309 mclp->op = __HYPERVISOR_update_va_mapping;
1311 mclp->args[1] = (uint32_t)(pa & 0xffffffff);
1312 mclp->args[2] = (uint32_t)(pa >> 32);
1313 mclp->args[3] = (*pte & PG_V) ? UVMF_INVLPG|UVMF_ALL : 0;
1320 if (mclcount == 16) {
1321 error = HYPERVISOR_multicall(mcl, mclcount);
1324 KASSERT(error == 0, ("bad multicall %d", error));
1328 error = HYPERVISOR_multicall(mcl, mclcount);
1329 KASSERT(error == 0, ("bad multicall %d", error));
1333 for (pte = vtopte(sva), mclcount = 0; mclcount < count; mclcount++, pte++)
1334 KASSERT(*pte, ("pte not set for va=0x%x", sva + mclcount*PAGE_SIZE));
1340 * This routine tears out page mappings from the
1341 * kernel -- it is meant only for temporary mappings.
1342 * Note: SMP coherent. Uses a ranged shootdown IPI.
1345 pmap_qremove(vm_offset_t sva, int count)
1349 CTR2(KTR_PMAP, "pmap_qremove: sva=0x%x count=%d", sva, count);
1351 vm_page_lock_queues();
1353 while (count-- > 0) {
1358 pmap_invalidate_range(kernel_pmap, sva, va);
1360 vm_page_unlock_queues();
1363 /***************************************************
1364 * Page table page management routines.....
1365 ***************************************************/
1366 static __inline void
1367 pmap_free_zero_pages(vm_page_t free)
1371 while (free != NULL) {
1374 vm_page_free_zero(m);
1379 * This routine unholds page table pages, and if the hold count
1380 * drops to zero, then it decrements the wire count.
1383 pmap_unwire_pte_hold(pmap_t pmap, vm_page_t m, vm_page_t *free)
1387 if (m->wire_count == 0)
1388 return _pmap_unwire_pte_hold(pmap, m, free);
1394 _pmap_unwire_pte_hold(pmap_t pmap, vm_page_t m, vm_page_t *free)
1400 * unmap the page table page
1402 xen_pt_unpin(pmap->pm_pdir[m->pindex]);
1404 * page *might* contain residual mapping :-/
1406 PD_CLEAR_VA(pmap, m->pindex, TRUE);
1408 --pmap->pm_stats.resident_count;
1411 * This is a release store so that the ordinary store unmapping
1412 * the page table page is globally performed before TLB shoot-
1415 atomic_subtract_rel_int(&cnt.v_wire_count, 1);
1418 * Do an invltlb to make the invalidated mapping
1419 * take effect immediately.
1421 pteva = VM_MAXUSER_ADDRESS + i386_ptob(m->pindex);
1422 pmap_invalidate_page(pmap, pteva);
1425 * Put page on a list so that it is released after
1426 * *ALL* TLB shootdown is done
1435 * After removing a page table entry, this routine is used to
1436 * conditionally free the page, and manage the hold/wire counts.
1439 pmap_unuse_pt(pmap_t pmap, vm_offset_t va, vm_page_t *free)
1444 if (va >= VM_MAXUSER_ADDRESS)
1446 ptepde = PT_GET(pmap_pde(pmap, va));
1447 mpte = PHYS_TO_VM_PAGE(ptepde & PG_FRAME);
1448 return pmap_unwire_pte_hold(pmap, mpte, free);
1452 pmap_pinit0(pmap_t pmap)
1455 PMAP_LOCK_INIT(pmap);
1456 pmap->pm_pdir = (pd_entry_t *)(KERNBASE + (vm_offset_t)IdlePTD);
1458 pmap->pm_pdpt = (pdpt_entry_t *)(KERNBASE + (vm_offset_t)IdlePDPT);
1460 CPU_ZERO(&pmap->pm_active);
1461 PCPU_SET(curpmap, pmap);
1462 TAILQ_INIT(&pmap->pm_pvchunk);
1463 bzero(&pmap->pm_stats, sizeof pmap->pm_stats);
1464 mtx_lock_spin(&allpmaps_lock);
1465 LIST_INSERT_HEAD(&allpmaps, pmap, pm_list);
1466 mtx_unlock_spin(&allpmaps_lock);
1470 * Initialize a preallocated and zeroed pmap structure,
1471 * such as one in a vmspace structure.
1474 pmap_pinit(pmap_t pmap)
1476 vm_page_t m, ptdpg[NPGPTD + 1];
1477 int npgptd = NPGPTD + 1;
1481 #ifdef HAMFISTED_LOCKING
1482 mtx_lock(&createdelete_lock);
1485 PMAP_LOCK_INIT(pmap);
1488 * No need to allocate page table space yet but we do need a valid
1489 * page directory table.
1491 if (pmap->pm_pdir == NULL) {
1492 pmap->pm_pdir = (pd_entry_t *)kmem_alloc_nofault(kernel_map,
1494 if (pmap->pm_pdir == NULL) {
1495 PMAP_LOCK_DESTROY(pmap);
1496 #ifdef HAMFISTED_LOCKING
1497 mtx_unlock(&createdelete_lock);
1502 pmap->pm_pdpt = (pd_entry_t *)kmem_alloc_nofault(kernel_map, 1);
1507 * allocate the page directory page(s)
1509 for (i = 0; i < npgptd;) {
1510 m = vm_page_alloc(NULL, color++,
1511 VM_ALLOC_NORMAL | VM_ALLOC_NOOBJ | VM_ALLOC_WIRED |
1519 pmap_qenter((vm_offset_t)pmap->pm_pdir, ptdpg, NPGPTD);
1520 for (i = 0; i < NPGPTD; i++) {
1521 if ((ptdpg[i]->flags & PG_ZERO) == 0)
1522 pagezero(&pmap->pm_pdir[i*NPTEPG]);
1525 mtx_lock_spin(&allpmaps_lock);
1526 LIST_INSERT_HEAD(&allpmaps, pmap, pm_list);
1527 mtx_unlock_spin(&allpmaps_lock);
1528 /* Wire in kernel global address entries. */
1530 bcopy(PTD + KPTDI, pmap->pm_pdir + KPTDI, nkpt * sizeof(pd_entry_t));
1532 pmap_qenter((vm_offset_t)pmap->pm_pdpt, &ptdpg[NPGPTD], 1);
1533 if ((ptdpg[NPGPTD]->flags & PG_ZERO) == 0)
1534 bzero(pmap->pm_pdpt, PAGE_SIZE);
1535 for (i = 0; i < NPGPTD; i++) {
1538 ma = VM_PAGE_TO_MACH(ptdpg[i]);
1539 pmap->pm_pdpt[i] = ma | PG_V;
1543 for (i = 0; i < NPGPTD; i++) {
1547 ma = VM_PAGE_TO_MACH(ptdpg[i]);
1548 pd = pmap->pm_pdir + (i * NPDEPG);
1549 PT_SET_MA(pd, *vtopte((vm_offset_t)pd) & ~(PG_M|PG_A|PG_U|PG_RW));
1556 PT_SET_MA(pmap->pm_pdpt, *vtopte((vm_offset_t)pmap->pm_pdpt) & ~PG_RW);
1558 vm_page_lock_queues();
1560 xen_pgdpt_pin(VM_PAGE_TO_MACH(ptdpg[NPGPTD]));
1561 for (i = 0; i < NPGPTD; i++) {
1562 vm_paddr_t ma = VM_PAGE_TO_MACH(ptdpg[i]);
1563 PT_SET_VA_MA(&pmap->pm_pdir[PTDPTDI + i], ma | PG_V | PG_A, FALSE);
1566 vm_page_unlock_queues();
1567 CPU_ZERO(&pmap->pm_active);
1568 TAILQ_INIT(&pmap->pm_pvchunk);
1569 bzero(&pmap->pm_stats, sizeof pmap->pm_stats);
1571 #ifdef HAMFISTED_LOCKING
1572 mtx_unlock(&createdelete_lock);
1578 * this routine is called if the page table page is not
1582 _pmap_allocpte(pmap_t pmap, unsigned int ptepindex, int flags)
1587 KASSERT((flags & (M_NOWAIT | M_WAITOK)) == M_NOWAIT ||
1588 (flags & (M_NOWAIT | M_WAITOK)) == M_WAITOK,
1589 ("_pmap_allocpte: flags is neither M_NOWAIT nor M_WAITOK"));
1592 * Allocate a page table page.
1594 if ((m = vm_page_alloc(NULL, ptepindex, VM_ALLOC_NOOBJ |
1595 VM_ALLOC_WIRED | VM_ALLOC_ZERO)) == NULL) {
1596 if (flags & M_WAITOK) {
1598 vm_page_unlock_queues();
1600 vm_page_lock_queues();
1605 * Indicate the need to retry. While waiting, the page table
1606 * page may have been allocated.
1610 if ((m->flags & PG_ZERO) == 0)
1614 * Map the pagetable page into the process address space, if
1615 * it isn't already there.
1617 pmap->pm_stats.resident_count++;
1619 ptema = VM_PAGE_TO_MACH(m);
1621 PT_SET_VA_MA(&pmap->pm_pdir[ptepindex],
1622 (ptema | PG_U | PG_RW | PG_V | PG_A | PG_M), TRUE);
1624 KASSERT(pmap->pm_pdir[ptepindex],
1625 ("_pmap_allocpte: ptepindex=%d did not get mapped", ptepindex));
1630 pmap_allocpte(pmap_t pmap, vm_offset_t va, int flags)
1636 KASSERT((flags & (M_NOWAIT | M_WAITOK)) == M_NOWAIT ||
1637 (flags & (M_NOWAIT | M_WAITOK)) == M_WAITOK,
1638 ("pmap_allocpte: flags is neither M_NOWAIT nor M_WAITOK"));
1641 * Calculate pagetable page index
1643 ptepindex = va >> PDRSHIFT;
1646 * Get the page directory entry
1648 ptema = pmap->pm_pdir[ptepindex];
1651 * This supports switching from a 4MB page to a
1654 if (ptema & PG_PS) {
1658 pmap->pm_pdir[ptepindex] = 0;
1660 pmap->pm_stats.resident_count -= NBPDR / PAGE_SIZE;
1661 pmap_invalidate_all(kernel_pmap);
1665 * If the page table page is mapped, we just increment the
1666 * hold count, and activate it.
1669 m = PHYS_TO_VM_PAGE(xpmap_mtop(ptema) & PG_FRAME);
1673 * Here if the pte page isn't mapped, or if it has
1676 CTR3(KTR_PMAP, "pmap_allocpte: pmap=%p va=0x%08x flags=0x%x",
1678 m = _pmap_allocpte(pmap, ptepindex, flags);
1679 if (m == NULL && (flags & M_WAITOK))
1682 KASSERT(pmap->pm_pdir[ptepindex], ("ptepindex=%d did not get mapped", ptepindex));
1688 /***************************************************
1689 * Pmap allocation/deallocation routines.
1690 ***************************************************/
1694 * Deal with a SMP shootdown of other users of the pmap that we are
1695 * trying to dispose of. This can be a bit hairy.
1697 static cpuset_t *lazymask;
1698 static u_int lazyptd;
1699 static volatile u_int lazywait;
1701 void pmap_lazyfix_action(void);
1704 pmap_lazyfix_action(void)
1708 (*ipi_lazypmap_counts[PCPU_GET(cpuid)])++;
1710 if (rcr3() == lazyptd)
1711 load_cr3(PCPU_GET(curpcb)->pcb_cr3);
1712 CPU_CLR_ATOMIC(PCPU_GET(cpuid), lazymask);
1713 atomic_store_rel_int(&lazywait, 1);
1717 pmap_lazyfix_self(u_int cpuid)
1720 if (rcr3() == lazyptd)
1721 load_cr3(PCPU_GET(curpcb)->pcb_cr3);
1722 CPU_CLR_ATOMIC(cpuid, lazymask);
1727 pmap_lazyfix(pmap_t pmap)
1729 cpuset_t mymask, mask;
1733 mask = pmap->pm_active;
1734 while (!CPU_EMPTY(&mask)) {
1737 /* Find least significant set bit. */
1738 lsb = cpusetobj_ffs(&mask);
1741 CPU_SETOF(lsb, &mask);
1742 mtx_lock_spin(&smp_ipi_mtx);
1744 lazyptd = vtophys(pmap->pm_pdpt);
1746 lazyptd = vtophys(pmap->pm_pdir);
1748 cpuid = PCPU_GET(cpuid);
1750 /* Use a cpuset just for having an easy check. */
1751 CPU_SETOF(cpuid, &mymask);
1752 if (!CPU_CMP(&mask, &mymask)) {
1753 lazymask = &pmap->pm_active;
1754 pmap_lazyfix_self(cpuid);
1756 atomic_store_rel_int((u_int *)&lazymask,
1757 (u_int)&pmap->pm_active);
1758 atomic_store_rel_int(&lazywait, 0);
1759 ipi_selected(mask, IPI_LAZYPMAP);
1760 while (lazywait == 0) {
1766 mtx_unlock_spin(&smp_ipi_mtx);
1768 printf("pmap_lazyfix: spun for 50000000\n");
1769 mask = pmap->pm_active;
1776 * Cleaning up on uniprocessor is easy. For various reasons, we're
1777 * unlikely to have to even execute this code, including the fact
1778 * that the cleanup is deferred until the parent does a wait(2), which
1779 * means that another userland process has run.
1782 pmap_lazyfix(pmap_t pmap)
1786 cr3 = vtophys(pmap->pm_pdir);
1787 if (cr3 == rcr3()) {
1788 load_cr3(PCPU_GET(curpcb)->pcb_cr3);
1789 CPU_CLR(PCPU_GET(cpuid), &pmap->pm_active);
1795 * Release any resources held by the given physical map.
1796 * Called when a pmap initialized by pmap_pinit is being released.
1797 * Should only be called if the map contains no valid mappings.
1800 pmap_release(pmap_t pmap)
1802 vm_page_t m, ptdpg[2*NPGPTD+1];
1806 int npgptd = NPGPTD + 1;
1808 int npgptd = NPGPTD;
1810 KASSERT(pmap->pm_stats.resident_count == 0,
1811 ("pmap_release: pmap resident count %ld != 0",
1812 pmap->pm_stats.resident_count));
1815 #ifdef HAMFISTED_LOCKING
1816 mtx_lock(&createdelete_lock);
1820 mtx_lock_spin(&allpmaps_lock);
1821 LIST_REMOVE(pmap, pm_list);
1822 mtx_unlock_spin(&allpmaps_lock);
1824 for (i = 0; i < NPGPTD; i++)
1825 ptdpg[i] = PHYS_TO_VM_PAGE(vtophys(pmap->pm_pdir + (i*NPDEPG)) & PG_FRAME);
1826 pmap_qremove((vm_offset_t)pmap->pm_pdir, NPGPTD);
1828 ptdpg[NPGPTD] = PHYS_TO_VM_PAGE(vtophys(pmap->pm_pdpt));
1831 for (i = 0; i < npgptd; i++) {
1833 ma = VM_PAGE_TO_MACH(m);
1834 /* unpinning L1 and L2 treated the same */
1843 KASSERT(VM_PAGE_TO_MACH(m) == (pmap->pm_pdpt[i] & PG_FRAME),
1844 ("pmap_release: got wrong ptd page"));
1847 atomic_subtract_int(&cnt.v_wire_count, 1);
1851 pmap_qremove((vm_offset_t)pmap->pm_pdpt, 1);
1853 PMAP_LOCK_DESTROY(pmap);
1855 #ifdef HAMFISTED_LOCKING
1856 mtx_unlock(&createdelete_lock);
1861 kvm_size(SYSCTL_HANDLER_ARGS)
1863 unsigned long ksize = VM_MAX_KERNEL_ADDRESS - KERNBASE;
1865 return sysctl_handle_long(oidp, &ksize, 0, req);
1867 SYSCTL_PROC(_vm, OID_AUTO, kvm_size, CTLTYPE_LONG|CTLFLAG_RD,
1868 0, 0, kvm_size, "IU", "Size of KVM");
1871 kvm_free(SYSCTL_HANDLER_ARGS)
1873 unsigned long kfree = VM_MAX_KERNEL_ADDRESS - kernel_vm_end;
1875 return sysctl_handle_long(oidp, &kfree, 0, req);
1877 SYSCTL_PROC(_vm, OID_AUTO, kvm_free, CTLTYPE_LONG|CTLFLAG_RD,
1878 0, 0, kvm_free, "IU", "Amount of KVM free");
1881 * grow the number of kernel page table entries, if needed
1884 pmap_growkernel(vm_offset_t addr)
1887 vm_paddr_t ptppaddr;
1891 mtx_assert(&kernel_map->system_mtx, MA_OWNED);
1892 if (kernel_vm_end == 0) {
1893 kernel_vm_end = KERNBASE;
1895 while (pdir_pde(PTD, kernel_vm_end)) {
1896 kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1);
1898 if (kernel_vm_end - 1 >= kernel_map->max_offset) {
1899 kernel_vm_end = kernel_map->max_offset;
1904 addr = roundup2(addr, PAGE_SIZE * NPTEPG);
1905 if (addr - 1 >= kernel_map->max_offset)
1906 addr = kernel_map->max_offset;
1907 while (kernel_vm_end < addr) {
1908 if (pdir_pde(PTD, kernel_vm_end)) {
1909 kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1);
1910 if (kernel_vm_end - 1 >= kernel_map->max_offset) {
1911 kernel_vm_end = kernel_map->max_offset;
1918 * This index is bogus, but out of the way
1920 nkpg = vm_page_alloc(NULL, nkpt,
1921 VM_ALLOC_NOOBJ | VM_ALLOC_SYSTEM | VM_ALLOC_WIRED);
1923 panic("pmap_growkernel: no memory to grow kernel");
1927 pmap_zero_page(nkpg);
1928 ptppaddr = VM_PAGE_TO_PHYS(nkpg);
1929 newpdir = (pd_entry_t) (ptppaddr | PG_V | PG_RW | PG_A | PG_M);
1930 vm_page_lock_queues();
1931 PD_SET_VA(kernel_pmap, (kernel_vm_end >> PDRSHIFT), newpdir, TRUE);
1932 mtx_lock_spin(&allpmaps_lock);
1933 LIST_FOREACH(pmap, &allpmaps, pm_list)
1934 PD_SET_VA(pmap, (kernel_vm_end >> PDRSHIFT), newpdir, TRUE);
1936 mtx_unlock_spin(&allpmaps_lock);
1937 vm_page_unlock_queues();
1939 kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1);
1940 if (kernel_vm_end - 1 >= kernel_map->max_offset) {
1941 kernel_vm_end = kernel_map->max_offset;
1948 /***************************************************
1949 * page management routines.
1950 ***************************************************/
1952 CTASSERT(sizeof(struct pv_chunk) == PAGE_SIZE);
1953 CTASSERT(_NPCM == 11);
1955 static __inline struct pv_chunk *
1956 pv_to_chunk(pv_entry_t pv)
1959 return (struct pv_chunk *)((uintptr_t)pv & ~(uintptr_t)PAGE_MASK);
1962 #define PV_PMAP(pv) (pv_to_chunk(pv)->pc_pmap)
1964 #define PC_FREE0_9 0xfffffffful /* Free values for index 0 through 9 */
1965 #define PC_FREE10 0x0000fffful /* Free values for index 10 */
1967 static uint32_t pc_freemask[11] = {
1968 PC_FREE0_9, PC_FREE0_9, PC_FREE0_9,
1969 PC_FREE0_9, PC_FREE0_9, PC_FREE0_9,
1970 PC_FREE0_9, PC_FREE0_9, PC_FREE0_9,
1971 PC_FREE0_9, PC_FREE10
1974 SYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_count, CTLFLAG_RD, &pv_entry_count, 0,
1975 "Current number of pv entries");
1978 static int pc_chunk_count, pc_chunk_allocs, pc_chunk_frees, pc_chunk_tryfail;
1980 SYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_count, CTLFLAG_RD, &pc_chunk_count, 0,
1981 "Current number of pv entry chunks");
1982 SYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_allocs, CTLFLAG_RD, &pc_chunk_allocs, 0,
1983 "Current number of pv entry chunks allocated");
1984 SYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_frees, CTLFLAG_RD, &pc_chunk_frees, 0,
1985 "Current number of pv entry chunks frees");
1986 SYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_tryfail, CTLFLAG_RD, &pc_chunk_tryfail, 0,
1987 "Number of times tried to get a chunk page but failed.");
1989 static long pv_entry_frees, pv_entry_allocs;
1990 static int pv_entry_spare;
1992 SYSCTL_LONG(_vm_pmap, OID_AUTO, pv_entry_frees, CTLFLAG_RD, &pv_entry_frees, 0,
1993 "Current number of pv entry frees");
1994 SYSCTL_LONG(_vm_pmap, OID_AUTO, pv_entry_allocs, CTLFLAG_RD, &pv_entry_allocs, 0,
1995 "Current number of pv entry allocs");
1996 SYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_spare, CTLFLAG_RD, &pv_entry_spare, 0,
1997 "Current number of spare pv entries");
1999 static int pmap_collect_inactive, pmap_collect_active;
2001 SYSCTL_INT(_vm_pmap, OID_AUTO, pmap_collect_inactive, CTLFLAG_RD, &pmap_collect_inactive, 0,
2002 "Current number times pmap_collect called on inactive queue");
2003 SYSCTL_INT(_vm_pmap, OID_AUTO, pmap_collect_active, CTLFLAG_RD, &pmap_collect_active, 0,
2004 "Current number times pmap_collect called on active queue");
2008 * We are in a serious low memory condition. Resort to
2009 * drastic measures to free some pages so we can allocate
2010 * another pv entry chunk. This is normally called to
2011 * unmap inactive pages, and if necessary, active pages.
2014 pmap_collect(pmap_t locked_pmap, struct vpgqueues *vpq)
2017 pt_entry_t *pte, tpte;
2018 pv_entry_t next_pv, pv;
2023 TAILQ_FOREACH(m, &vpq->pl, pageq) {
2024 if ((m->flags & PG_MARKER) != 0 || m->hold_count || m->busy)
2026 TAILQ_FOREACH_SAFE(pv, &m->md.pv_list, pv_list, next_pv) {
2029 /* Avoid deadlock and lock recursion. */
2030 if (pmap > locked_pmap)
2032 else if (pmap != locked_pmap && !PMAP_TRYLOCK(pmap))
2034 pmap->pm_stats.resident_count--;
2035 pte = pmap_pte_quick(pmap, va);
2036 tpte = pte_load_clear(pte);
2037 KASSERT((tpte & PG_W) == 0,
2038 ("pmap_collect: wired pte %#jx", (uintmax_t)tpte));
2040 vm_page_aflag_set(m, PGA_REFERENCED);
2041 if ((tpte & (PG_M | PG_RW)) == (PG_M | PG_RW))
2044 pmap_unuse_pt(pmap, va, &free);
2045 pmap_invalidate_page(pmap, va);
2046 pmap_free_zero_pages(free);
2047 TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
2048 free_pv_entry(pmap, pv);
2049 if (pmap != locked_pmap)
2052 if (TAILQ_EMPTY(&m->md.pv_list))
2053 vm_page_aflag_clear(m, PGA_WRITEABLE);
2060 * free the pv_entry back to the free list
2063 free_pv_entry(pmap_t pmap, pv_entry_t pv)
2066 struct pv_chunk *pc;
2067 int idx, field, bit;
2069 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2070 PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2071 PV_STAT(pv_entry_frees++);
2072 PV_STAT(pv_entry_spare++);
2074 pc = pv_to_chunk(pv);
2075 idx = pv - &pc->pc_pventry[0];
2078 pc->pc_map[field] |= 1ul << bit;
2079 /* move to head of list */
2080 TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
2081 TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, pc_list);
2082 for (idx = 0; idx < _NPCM; idx++)
2083 if (pc->pc_map[idx] != pc_freemask[idx])
2085 PV_STAT(pv_entry_spare -= _NPCPV);
2086 PV_STAT(pc_chunk_count--);
2087 PV_STAT(pc_chunk_frees++);
2088 /* entire chunk is free, return it */
2089 TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
2090 m = PHYS_TO_VM_PAGE(pmap_kextract((vm_offset_t)pc));
2091 pmap_qremove((vm_offset_t)pc, 1);
2092 vm_page_unwire(m, 0);
2094 pmap_ptelist_free(&pv_vafree, (vm_offset_t)pc);
2098 * get a new pv_entry, allocating a block from the system
2102 get_pv_entry(pmap_t pmap, int try)
2104 static const struct timeval printinterval = { 60, 0 };
2105 static struct timeval lastprint;
2106 static vm_pindex_t colour;
2107 struct vpgqueues *pq;
2110 struct pv_chunk *pc;
2113 PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2114 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2115 PV_STAT(pv_entry_allocs++);
2117 if (pv_entry_count > pv_entry_high_water)
2118 if (ratecheck(&lastprint, &printinterval))
2119 printf("Approaching the limit on PV entries, consider "
2120 "increasing either the vm.pmap.shpgperproc or the "
2121 "vm.pmap.pv_entry_max tunable.\n");
2124 pc = TAILQ_FIRST(&pmap->pm_pvchunk);
2126 for (field = 0; field < _NPCM; field++) {
2127 if (pc->pc_map[field]) {
2128 bit = bsfl(pc->pc_map[field]);
2132 if (field < _NPCM) {
2133 pv = &pc->pc_pventry[field * 32 + bit];
2134 pc->pc_map[field] &= ~(1ul << bit);
2135 /* If this was the last item, move it to tail */
2136 for (field = 0; field < _NPCM; field++)
2137 if (pc->pc_map[field] != 0) {
2138 PV_STAT(pv_entry_spare--);
2139 return (pv); /* not full, return */
2141 TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
2142 TAILQ_INSERT_TAIL(&pmap->pm_pvchunk, pc, pc_list);
2143 PV_STAT(pv_entry_spare--);
2148 * Access to the ptelist "pv_vafree" is synchronized by the page
2149 * queues lock. If "pv_vafree" is currently non-empty, it will
2150 * remain non-empty until pmap_ptelist_alloc() completes.
2152 if (pv_vafree == 0 || (m = vm_page_alloc(NULL, colour, (pq ==
2153 &vm_page_queues[PQ_ACTIVE] ? VM_ALLOC_SYSTEM : VM_ALLOC_NORMAL) |
2154 VM_ALLOC_NOOBJ | VM_ALLOC_WIRED)) == NULL) {
2157 PV_STAT(pc_chunk_tryfail++);
2161 * Reclaim pv entries: At first, destroy mappings to
2162 * inactive pages. After that, if a pv chunk entry
2163 * is still needed, destroy mappings to active pages.
2166 PV_STAT(pmap_collect_inactive++);
2167 pq = &vm_page_queues[PQ_INACTIVE];
2168 } else if (pq == &vm_page_queues[PQ_INACTIVE]) {
2169 PV_STAT(pmap_collect_active++);
2170 pq = &vm_page_queues[PQ_ACTIVE];
2172 panic("get_pv_entry: increase vm.pmap.shpgperproc");
2173 pmap_collect(pmap, pq);
2176 PV_STAT(pc_chunk_count++);
2177 PV_STAT(pc_chunk_allocs++);
2179 pc = (struct pv_chunk *)pmap_ptelist_alloc(&pv_vafree);
2180 pmap_qenter((vm_offset_t)pc, &m, 1);
2181 if ((m->flags & PG_ZERO) == 0)
2184 pc->pc_map[0] = pc_freemask[0] & ~1ul; /* preallocated bit 0 */
2185 for (field = 1; field < _NPCM; field++)
2186 pc->pc_map[field] = pc_freemask[field];
2187 pv = &pc->pc_pventry[0];
2188 TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, pc_list);
2189 PV_STAT(pv_entry_spare += _NPCPV - 1);
2193 static __inline pv_entry_t
2194 pmap_pvh_remove(struct md_page *pvh, pmap_t pmap, vm_offset_t va)
2198 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2199 TAILQ_FOREACH(pv, &pvh->pv_list, pv_list) {
2200 if (pmap == PV_PMAP(pv) && va == pv->pv_va) {
2201 TAILQ_REMOVE(&pvh->pv_list, pv, pv_list);
2209 pmap_pvh_free(struct md_page *pvh, pmap_t pmap, vm_offset_t va)
2213 pv = pmap_pvh_remove(pvh, pmap, va);
2214 KASSERT(pv != NULL, ("pmap_pvh_free: pv not found"));
2215 free_pv_entry(pmap, pv);
2219 pmap_remove_entry(pmap_t pmap, vm_page_t m, vm_offset_t va)
2222 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2223 pmap_pvh_free(&m->md, pmap, va);
2224 if (TAILQ_EMPTY(&m->md.pv_list))
2225 vm_page_aflag_clear(m, PGA_WRITEABLE);
2229 * Conditionally create a pv entry.
2232 pmap_try_insert_pv_entry(pmap_t pmap, vm_offset_t va, vm_page_t m)
2236 PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2237 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2238 if (pv_entry_count < pv_entry_high_water &&
2239 (pv = get_pv_entry(pmap, TRUE)) != NULL) {
2241 TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_list);
2248 * pmap_remove_pte: do the things to unmap a page in a process
2251 pmap_remove_pte(pmap_t pmap, pt_entry_t *ptq, vm_offset_t va, vm_page_t *free)
2256 CTR3(KTR_PMAP, "pmap_remove_pte: pmap=%p *ptq=0x%x va=0x%x",
2257 pmap, (u_long)*ptq, va);
2259 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2260 PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2262 PT_SET_VA_MA(ptq, 0, TRUE);
2264 pmap->pm_stats.wired_count -= 1;
2266 * Machines that don't support invlpg, also don't support
2270 pmap_invalidate_page(kernel_pmap, va);
2271 pmap->pm_stats.resident_count -= 1;
2272 if (oldpte & PG_MANAGED) {
2273 m = PHYS_TO_VM_PAGE(xpmap_mtop(oldpte) & PG_FRAME);
2274 if ((oldpte & (PG_M | PG_RW)) == (PG_M | PG_RW))
2277 vm_page_aflag_set(m, PGA_REFERENCED);
2278 pmap_remove_entry(pmap, m, va);
2280 return (pmap_unuse_pt(pmap, va, free));
2284 * Remove a single page from a process address space
2287 pmap_remove_page(pmap_t pmap, vm_offset_t va, vm_page_t *free)
2291 CTR2(KTR_PMAP, "pmap_remove_page: pmap=%p va=0x%x",
2294 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2295 KASSERT(curthread->td_pinned > 0, ("curthread not pinned"));
2296 PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2297 if ((pte = pmap_pte_quick(pmap, va)) == NULL || (*pte & PG_V) == 0)
2299 pmap_remove_pte(pmap, pte, va, free);
2300 pmap_invalidate_page(pmap, va);
2302 PT_SET_MA(PADDR1, 0);
2307 * Remove the given range of addresses from the specified map.
2309 * It is assumed that the start and end are properly
2310 * rounded to the page size.
2313 pmap_remove(pmap_t pmap, vm_offset_t sva, vm_offset_t eva)
2318 vm_page_t free = NULL;
2321 CTR3(KTR_PMAP, "pmap_remove: pmap=%p sva=0x%x eva=0x%x",
2325 * Perform an unsynchronized read. This is, however, safe.
2327 if (pmap->pm_stats.resident_count == 0)
2332 vm_page_lock_queues();
2337 * special handling of removing one page. a very
2338 * common operation and easy to short circuit some
2341 if ((sva + PAGE_SIZE == eva) &&
2342 ((pmap->pm_pdir[(sva >> PDRSHIFT)] & PG_PS) == 0)) {
2343 pmap_remove_page(pmap, sva, &free);
2347 for (; sva < eva; sva = pdnxt) {
2351 * Calculate index for next page table.
2353 pdnxt = (sva + NBPDR) & ~PDRMASK;
2354 if (pmap->pm_stats.resident_count == 0)
2357 pdirindex = sva >> PDRSHIFT;
2358 ptpaddr = pmap->pm_pdir[pdirindex];
2361 * Weed out invalid mappings. Note: we assume that the page
2362 * directory table is always allocated, and in kernel virtual.
2368 * Check for large page.
2370 if ((ptpaddr & PG_PS) != 0) {
2371 PD_CLEAR_VA(pmap, pdirindex, TRUE);
2372 pmap->pm_stats.resident_count -= NBPDR / PAGE_SIZE;
2378 * Limit our scan to either the end of the va represented
2379 * by the current page table page, or to the end of the
2380 * range being removed.
2385 for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++,
2387 if ((*pte & PG_V) == 0)
2391 * The TLB entry for a PG_G mapping is invalidated
2392 * by pmap_remove_pte().
2394 if ((*pte & PG_G) == 0)
2396 if (pmap_remove_pte(pmap, pte, sva, &free))
2402 PT_SET_VA_MA(PMAP1, 0, TRUE);
2405 pmap_invalidate_all(pmap);
2407 vm_page_unlock_queues();
2409 pmap_free_zero_pages(free);
2413 * Routine: pmap_remove_all
2415 * Removes this physical page from
2416 * all physical maps in which it resides.
2417 * Reflects back modify bits to the pager.
2420 * Original versions of this routine were very
2421 * inefficient because they iteratively called
2422 * pmap_remove (slow...)
2426 pmap_remove_all(vm_page_t m)
2430 pt_entry_t *pte, tpte;
2433 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
2434 ("pmap_remove_all: page %p is not managed", m));
2436 vm_page_lock_queues();
2438 while ((pv = TAILQ_FIRST(&m->md.pv_list)) != NULL) {
2441 pmap->pm_stats.resident_count--;
2442 pte = pmap_pte_quick(pmap, pv->pv_va);
2445 PT_SET_VA_MA(pte, 0, TRUE);
2447 pmap->pm_stats.wired_count--;
2449 vm_page_aflag_set(m, PGA_REFERENCED);
2452 * Update the vm_page_t clean and reference bits.
2454 if ((tpte & (PG_M | PG_RW)) == (PG_M | PG_RW))
2456 pmap_unuse_pt(pmap, pv->pv_va, &free);
2457 pmap_invalidate_page(pmap, pv->pv_va);
2458 TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
2459 free_pv_entry(pmap, pv);
2462 vm_page_aflag_clear(m, PGA_WRITEABLE);
2465 PT_SET_MA(PADDR1, 0);
2467 vm_page_unlock_queues();
2468 pmap_free_zero_pages(free);
2472 * Set the physical protection on the
2473 * specified range of this map as requested.
2476 pmap_protect(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot)
2483 CTR4(KTR_PMAP, "pmap_protect: pmap=%p sva=0x%x eva=0x%x prot=0x%x",
2484 pmap, sva, eva, prot);
2486 if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
2487 pmap_remove(pmap, sva, eva);
2492 if ((prot & (VM_PROT_WRITE|VM_PROT_EXECUTE)) ==
2493 (VM_PROT_WRITE|VM_PROT_EXECUTE))
2496 if (prot & VM_PROT_WRITE)
2502 vm_page_lock_queues();
2505 for (; sva < eva; sva = pdnxt) {
2506 pt_entry_t obits, pbits;
2509 pdnxt = (sva + NBPDR) & ~PDRMASK;
2511 pdirindex = sva >> PDRSHIFT;
2512 ptpaddr = pmap->pm_pdir[pdirindex];
2515 * Weed out invalid mappings. Note: we assume that the page
2516 * directory table is always allocated, and in kernel virtual.
2522 * Check for large page.
2524 if ((ptpaddr & PG_PS) != 0) {
2525 if ((prot & VM_PROT_WRITE) == 0)
2526 pmap->pm_pdir[pdirindex] &= ~(PG_M|PG_RW);
2528 if ((prot & VM_PROT_EXECUTE) == 0)
2529 pmap->pm_pdir[pdirindex] |= pg_nx;
2538 for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++,
2544 * Regardless of whether a pte is 32 or 64 bits in
2545 * size, PG_RW, PG_A, and PG_M are among the least
2546 * significant 32 bits.
2548 obits = pbits = *pte;
2549 if ((pbits & PG_V) == 0)
2552 if ((prot & VM_PROT_WRITE) == 0) {
2553 if ((pbits & (PG_MANAGED | PG_M | PG_RW)) ==
2554 (PG_MANAGED | PG_M | PG_RW)) {
2555 m = PHYS_TO_VM_PAGE(xpmap_mtop(pbits) &
2559 pbits &= ~(PG_RW | PG_M);
2562 if ((prot & VM_PROT_EXECUTE) == 0)
2566 if (pbits != obits) {
2568 PT_SET_VA_MA(pte, pbits, TRUE);
2572 pmap_invalidate_page(pmap, sva);
2580 PT_SET_VA_MA(PMAP1, 0, TRUE);
2582 pmap_invalidate_all(pmap);
2584 vm_page_unlock_queues();
2589 * Insert the given physical page (p) at
2590 * the specified virtual address (v) in the
2591 * target physical map with the protection requested.
2593 * If specified, the page will be wired down, meaning
2594 * that the related pte can not be reclaimed.
2596 * NB: This is the only routine which MAY NOT lazy-evaluate
2597 * or lose information. That is, this routine must actually
2598 * insert this page into the given map NOW.
2601 pmap_enter(pmap_t pmap, vm_offset_t va, vm_prot_t access, vm_page_t m,
2602 vm_prot_t prot, boolean_t wired)
2606 pt_entry_t newpte, origpte;
2612 CTR6(KTR_PMAP, "pmap_enter: pmap=%08p va=0x%08x access=0x%x ma=0x%08x prot=0x%x wired=%d",
2613 pmap, va, access, VM_PAGE_TO_MACH(m), prot, wired);
2614 va = trunc_page(va);
2615 KASSERT(va <= VM_MAX_KERNEL_ADDRESS, ("pmap_enter: toobig"));
2616 KASSERT(va < UPT_MIN_ADDRESS || va >= UPT_MAX_ADDRESS,
2617 ("pmap_enter: invalid to pmap_enter page table pages (va: 0x%x)",
2619 KASSERT((m->oflags & (VPO_UNMANAGED | VPO_BUSY)) != 0,
2620 ("pmap_enter: page %p is not busy", m));
2624 vm_page_lock_queues();
2629 * In the case that a page table page is not
2630 * resident, we are creating it here.
2632 if (va < VM_MAXUSER_ADDRESS) {
2633 mpte = pmap_allocpte(pmap, va, M_WAITOK);
2636 pde = pmap_pde(pmap, va);
2637 if ((*pde & PG_PS) != 0)
2638 panic("pmap_enter: attempted pmap_enter on 4MB page");
2639 pte = pmap_pte_quick(pmap, va);
2642 * Page Directory table entry not valid, we need a new PT page
2645 panic("pmap_enter: invalid page directory pdir=%#jx, va=%#x",
2646 (uintmax_t)pmap->pm_pdir[va >> PDRSHIFT], va);
2649 pa = VM_PAGE_TO_PHYS(m);
2654 KASSERT((*pte & PG_V) || (*pte == 0), ("address set but not valid pte=%p *pte=0x%016jx",
2659 origpte = xpmap_mtop(origpte);
2660 opa = origpte & PG_FRAME;
2663 * Mapping has not changed, must be protection or wiring change.
2665 if (origpte && (opa == pa)) {
2667 * Wiring change, just update stats. We don't worry about
2668 * wiring PT pages as they remain resident as long as there
2669 * are valid mappings in them. Hence, if a user page is wired,
2670 * the PT page will be also.
2672 if (wired && ((origpte & PG_W) == 0))
2673 pmap->pm_stats.wired_count++;
2674 else if (!wired && (origpte & PG_W))
2675 pmap->pm_stats.wired_count--;
2678 * Remove extra pte reference
2683 if (origpte & PG_MANAGED) {
2693 * Mapping has changed, invalidate old range and fall through to
2694 * handle validating new mapping.
2698 pmap->pm_stats.wired_count--;
2699 if (origpte & PG_MANAGED) {
2700 om = PHYS_TO_VM_PAGE(opa);
2701 pv = pmap_pvh_remove(&om->md, pmap, va);
2702 } else if (va < VM_MAXUSER_ADDRESS)
2703 printf("va=0x%x is unmanaged :-( \n", va);
2707 KASSERT(mpte->wire_count > 0,
2708 ("pmap_enter: missing reference to page table page,"
2712 pmap->pm_stats.resident_count++;
2715 * Enter on the PV list if part of our managed memory.
2717 if ((m->oflags & VPO_UNMANAGED) == 0) {
2718 KASSERT(va < kmi.clean_sva || va >= kmi.clean_eva,
2719 ("pmap_enter: managed mapping within the clean submap"));
2721 pv = get_pv_entry(pmap, FALSE);
2723 TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_list);
2725 } else if (pv != NULL)
2726 free_pv_entry(pmap, pv);
2729 * Increment counters
2732 pmap->pm_stats.wired_count++;
2736 * Now validate mapping with desired protection/wiring.
2738 newpte = (pt_entry_t)(pa | PG_V);
2739 if ((prot & VM_PROT_WRITE) != 0) {
2741 if ((newpte & PG_MANAGED) != 0)
2742 vm_page_aflag_set(m, PGA_WRITEABLE);
2745 if ((prot & VM_PROT_EXECUTE) == 0)
2750 if (va < VM_MAXUSER_ADDRESS)
2752 if (pmap == kernel_pmap)
2757 * if the mapping or permission bits are different, we need
2758 * to update the pte.
2760 if ((origpte & ~(PG_M|PG_A)) != newpte) {
2764 PT_SET_VA(pte, newpte | PG_A, FALSE);
2765 if (origpte & PG_A) {
2766 if (origpte & PG_MANAGED)
2767 vm_page_aflag_set(om, PGA_REFERENCED);
2768 if (opa != VM_PAGE_TO_PHYS(m))
2771 if ((origpte & PG_NX) == 0 &&
2772 (newpte & PG_NX) != 0)
2776 if ((origpte & (PG_M | PG_RW)) == (PG_M | PG_RW)) {
2777 if ((origpte & PG_MANAGED) != 0)
2779 if ((prot & VM_PROT_WRITE) == 0)
2782 if ((origpte & PG_MANAGED) != 0 &&
2783 TAILQ_EMPTY(&om->md.pv_list))
2784 vm_page_aflag_clear(om, PGA_WRITEABLE);
2786 pmap_invalidate_page(pmap, va);
2788 PT_SET_VA(pte, newpte | PG_A, FALSE);
2795 PT_SET_VA_MA(PMAP1, 0, TRUE);
2797 vm_page_unlock_queues();
2802 * Maps a sequence of resident pages belonging to the same object.
2803 * The sequence begins with the given page m_start. This page is
2804 * mapped at the given virtual address start. Each subsequent page is
2805 * mapped at a virtual address that is offset from start by the same
2806 * amount as the page is offset from m_start within the object. The
2807 * last page in the sequence is the page with the largest offset from
2808 * m_start that can be mapped at a virtual address less than the given
2809 * virtual address end. Not every virtual page between start and end
2810 * is mapped; only those for which a resident page exists with the
2811 * corresponding offset from m_start are mapped.
2814 pmap_enter_object(pmap_t pmap, vm_offset_t start, vm_offset_t end,
2815 vm_page_t m_start, vm_prot_t prot)
2818 vm_pindex_t diff, psize;
2819 multicall_entry_t mcl[16];
2820 multicall_entry_t *mclp = mcl;
2821 int error, count = 0;
2823 VM_OBJECT_LOCK_ASSERT(m_start->object, MA_OWNED);
2824 psize = atop(end - start);
2828 vm_page_lock_queues();
2830 while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) {
2831 mpte = pmap_enter_quick_locked(&mclp, &count, pmap, start + ptoa(diff), m,
2833 m = TAILQ_NEXT(m, listq);
2835 error = HYPERVISOR_multicall(mcl, count);
2836 KASSERT(error == 0, ("bad multicall %d", error));
2842 error = HYPERVISOR_multicall(mcl, count);
2843 KASSERT(error == 0, ("bad multicall %d", error));
2845 vm_page_unlock_queues();
2850 * this code makes some *MAJOR* assumptions:
2851 * 1. Current pmap & pmap exists.
2854 * 4. No page table pages.
2855 * but is *MUCH* faster than pmap_enter...
2859 pmap_enter_quick(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot)
2861 multicall_entry_t mcl, *mclp;
2865 CTR4(KTR_PMAP, "pmap_enter_quick: pmap=%p va=0x%x m=%p prot=0x%x",
2868 vm_page_lock_queues();
2870 (void)pmap_enter_quick_locked(&mclp, &count, pmap, va, m, prot, NULL);
2872 HYPERVISOR_multicall(&mcl, count);
2873 vm_page_unlock_queues();
2879 pmap_enter_quick_range(pmap_t pmap, vm_offset_t *addrs, vm_page_t *pages, vm_prot_t *prots, int count)
2881 int i, error, index = 0;
2882 multicall_entry_t mcl[16];
2883 multicall_entry_t *mclp = mcl;
2886 for (i = 0; i < count; i++, addrs++, pages++, prots++) {
2887 if (!pmap_is_prefaultable_locked(pmap, *addrs))
2890 (void) pmap_enter_quick_locked(&mclp, &index, pmap, *addrs, *pages, *prots, NULL);
2892 error = HYPERVISOR_multicall(mcl, index);
2895 KASSERT(error == 0, ("bad multicall %d", error));
2899 error = HYPERVISOR_multicall(mcl, index);
2900 KASSERT(error == 0, ("bad multicall %d", error));
2908 pmap_enter_quick_locked(multicall_entry_t **mclpp, int *count, pmap_t pmap, vm_offset_t va, vm_page_t m,
2909 vm_prot_t prot, vm_page_t mpte)
2914 multicall_entry_t *mcl = *mclpp;
2916 KASSERT(va < kmi.clean_sva || va >= kmi.clean_eva ||
2917 (m->oflags & VPO_UNMANAGED) != 0,
2918 ("pmap_enter_quick_locked: managed mapping within the clean submap"));
2919 mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2920 PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2923 * In the case that a page table page is not
2924 * resident, we are creating it here.
2926 if (va < VM_MAXUSER_ADDRESS) {
2931 * Calculate pagetable page index
2933 ptepindex = va >> PDRSHIFT;
2934 if (mpte && (mpte->pindex == ptepindex)) {
2938 * Get the page directory entry
2940 ptema = pmap->pm_pdir[ptepindex];
2943 * If the page table page is mapped, we just increment
2944 * the hold count, and activate it.
2948 panic("pmap_enter_quick: unexpected mapping into 4MB page");
2949 mpte = PHYS_TO_VM_PAGE(xpmap_mtop(ptema) & PG_FRAME);
2952 mpte = _pmap_allocpte(pmap, ptepindex,
2963 * This call to vtopte makes the assumption that we are
2964 * entering the page into the current pmap. In order to support
2965 * quick entry into any pmap, one would likely use pmap_pte_quick.
2966 * But that isn't as quick as vtopte.
2968 KASSERT(pmap_is_current(pmap), ("entering pages in non-current pmap"));
2979 * Enter on the PV list if part of our managed memory.
2981 if ((m->oflags & VPO_UNMANAGED) == 0 &&
2982 !pmap_try_insert_pv_entry(pmap, va, m)) {
2985 if (pmap_unwire_pte_hold(pmap, mpte, &free)) {
2986 pmap_invalidate_page(pmap, va);
2987 pmap_free_zero_pages(free);
2996 * Increment counters
2998 pmap->pm_stats.resident_count++;
3000 pa = VM_PAGE_TO_PHYS(m);
3002 if ((prot & VM_PROT_EXECUTE) == 0)
3008 * Now validate mapping with RO protection
3010 if ((m->oflags & VPO_UNMANAGED) != 0)
3011 pte_store(pte, pa | PG_V | PG_U);
3013 pte_store(pte, pa | PG_V | PG_U | PG_MANAGED);
3016 * Now validate mapping with RO protection
3018 if ((m->oflags & VPO_UNMANAGED) != 0)
3019 pa = xpmap_ptom(pa | PG_V | PG_U);
3021 pa = xpmap_ptom(pa | PG_V | PG_U | PG_MANAGED);
3023 mcl->op = __HYPERVISOR_update_va_mapping;
3025 mcl->args[1] = (uint32_t)(pa & 0xffffffff);
3026 mcl->args[2] = (uint32_t)(pa >> 32);
3029 *count = *count + 1;
3035 * Make a temporary mapping for a physical address. This is only intended
3036 * to be used for panic dumps.
3039 pmap_kenter_temporary(vm_paddr_t pa, int i)
3042 vm_paddr_t ma = xpmap_ptom(pa);
3044 va = (vm_offset_t)crashdumpmap + (i * PAGE_SIZE);
3045 PT_SET_MA(va, (ma & ~PAGE_MASK) | PG_V | pgeflag);
3047 return ((void *)crashdumpmap);
3051 * This code maps large physical mmap regions into the
3052 * processor address space. Note that some shortcuts
3053 * are taken, but the code works.
3056 pmap_object_init_pt(pmap_t pmap, vm_offset_t addr,
3057 vm_object_t object, vm_pindex_t pindex,
3061 vm_paddr_t pa, ptepa;
3065 VM_OBJECT_LOCK_ASSERT(object, MA_OWNED);
3066 KASSERT(object->type == OBJT_DEVICE || object->type == OBJT_SG,
3067 ("pmap_object_init_pt: non-device object"));
3069 (addr & (NBPDR - 1)) == 0 && (size & (NBPDR - 1)) == 0) {
3070 if (!vm_object_populate(object, pindex, pindex + atop(size)))
3072 p = vm_page_lookup(object, pindex);
3073 KASSERT(p->valid == VM_PAGE_BITS_ALL,
3074 ("pmap_object_init_pt: invalid page %p", p));
3075 pat_mode = p->md.pat_mode;
3077 * Abort the mapping if the first page is not physically
3078 * aligned to a 2/4MB page boundary.
3080 ptepa = VM_PAGE_TO_PHYS(p);
3081 if (ptepa & (NBPDR - 1))
3084 * Skip the first page. Abort the mapping if the rest of
3085 * the pages are not physically contiguous or have differing
3086 * memory attributes.
3088 p = TAILQ_NEXT(p, listq);
3089 for (pa = ptepa + PAGE_SIZE; pa < ptepa + size;
3091 KASSERT(p->valid == VM_PAGE_BITS_ALL,
3092 ("pmap_object_init_pt: invalid page %p", p));
3093 if (pa != VM_PAGE_TO_PHYS(p) ||
3094 pat_mode != p->md.pat_mode)
3096 p = TAILQ_NEXT(p, listq);
3098 /* Map using 2/4MB pages. */
3100 for (pa = ptepa | pmap_cache_bits(pat_mode, 1); pa < ptepa +
3101 size; pa += NBPDR) {
3102 pde = pmap_pde(pmap, addr);
3104 pde_store(pde, pa | PG_PS | PG_M | PG_A |
3105 PG_U | PG_RW | PG_V);
3106 pmap->pm_stats.resident_count += NBPDR /
3108 pmap_pde_mappings++;
3110 /* Else continue on if the PDE is already valid. */
3118 * Routine: pmap_change_wiring
3119 * Function: Change the wiring attribute for a map/virtual-address
3121 * In/out conditions:
3122 * The mapping must already exist in the pmap.
3125 pmap_change_wiring(pmap_t pmap, vm_offset_t va, boolean_t wired)
3129 vm_page_lock_queues();
3131 pte = pmap_pte(pmap, va);
3133 if (wired && !pmap_pte_w(pte)) {
3134 PT_SET_VA_MA((pte), *(pte) | PG_W, TRUE);
3135 pmap->pm_stats.wired_count++;
3136 } else if (!wired && pmap_pte_w(pte)) {
3137 PT_SET_VA_MA((pte), *(pte) & ~PG_W, TRUE);
3138 pmap->pm_stats.wired_count--;
3142 * Wiring is not a hardware characteristic so there is no need to
3145 pmap_pte_release(pte);
3147 vm_page_unlock_queues();
3153 * Copy the range specified by src_addr/len
3154 * from the source map to the range dst_addr/len
3155 * in the destination map.
3157 * This routine is only advisory and need not do anything.
3161 pmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr, vm_size_t len,
3162 vm_offset_t src_addr)
3166 vm_offset_t end_addr = src_addr + len;
3169 if (dst_addr != src_addr)
3172 if (!pmap_is_current(src_pmap)) {
3174 "pmap_copy, skipping: pdir[PTDPTDI]=0x%jx PTDpde[0]=0x%jx",
3175 (src_pmap->pm_pdir[PTDPTDI] & PG_FRAME), (PTDpde[0] & PG_FRAME));
3179 CTR5(KTR_PMAP, "pmap_copy: dst_pmap=%p src_pmap=%p dst_addr=0x%x len=%d src_addr=0x%x",
3180 dst_pmap, src_pmap, dst_addr, len, src_addr);
3182 #ifdef HAMFISTED_LOCKING
3183 mtx_lock(&createdelete_lock);
3186 vm_page_lock_queues();
3187 if (dst_pmap < src_pmap) {
3188 PMAP_LOCK(dst_pmap);
3189 PMAP_LOCK(src_pmap);
3191 PMAP_LOCK(src_pmap);
3192 PMAP_LOCK(dst_pmap);
3195 for (addr = src_addr; addr < end_addr; addr = pdnxt) {
3196 pt_entry_t *src_pte, *dst_pte;
3197 vm_page_t dstmpte, srcmpte;
3198 pd_entry_t srcptepaddr;
3201 KASSERT(addr < UPT_MIN_ADDRESS,
3202 ("pmap_copy: invalid to pmap_copy page tables"));
3204 pdnxt = (addr + NBPDR) & ~PDRMASK;
3205 ptepindex = addr >> PDRSHIFT;
3207 srcptepaddr = PT_GET(&src_pmap->pm_pdir[ptepindex]);
3208 if (srcptepaddr == 0)
3211 if (srcptepaddr & PG_PS) {
3212 if (dst_pmap->pm_pdir[ptepindex] == 0) {
3213 PD_SET_VA(dst_pmap, ptepindex, srcptepaddr & ~PG_W, TRUE);
3214 dst_pmap->pm_stats.resident_count +=
3220 srcmpte = PHYS_TO_VM_PAGE(srcptepaddr & PG_FRAME);
3221 KASSERT(srcmpte->wire_count > 0,
3222 ("pmap_copy: source page table page is unused"));
3224 if (pdnxt > end_addr)
3227 src_pte = vtopte(addr);
3228 while (addr < pdnxt) {
3232 * we only virtual copy managed pages
3234 if ((ptetemp & PG_MANAGED) != 0) {
3235 dstmpte = pmap_allocpte(dst_pmap, addr,
3237 if (dstmpte == NULL)
3239 dst_pte = pmap_pte_quick(dst_pmap, addr);
3240 if (*dst_pte == 0 &&
3241 pmap_try_insert_pv_entry(dst_pmap, addr,
3242 PHYS_TO_VM_PAGE(xpmap_mtop(ptetemp) & PG_FRAME))) {
3244 * Clear the wired, modified, and
3245 * accessed (referenced) bits
3248 KASSERT(ptetemp != 0, ("src_pte not set"));
3249 PT_SET_VA_MA(dst_pte, ptetemp & ~(PG_W | PG_M | PG_A), TRUE /* XXX debug */);
3250 KASSERT(*dst_pte == (ptetemp & ~(PG_W | PG_M | PG_A)),
3251 ("no pmap copy expected: 0x%jx saw: 0x%jx",
3252 ptetemp & ~(PG_W | PG_M | PG_A), *dst_pte));
3253 dst_pmap->pm_stats.resident_count++;
3256 if (pmap_unwire_pte_hold(dst_pmap,
3258 pmap_invalidate_page(dst_pmap,
3260 pmap_free_zero_pages(free);
3263 if (dstmpte->wire_count >= srcmpte->wire_count)
3272 vm_page_unlock_queues();
3273 PMAP_UNLOCK(src_pmap);
3274 PMAP_UNLOCK(dst_pmap);
3276 #ifdef HAMFISTED_LOCKING
3277 mtx_unlock(&createdelete_lock);
3281 static __inline void
3282 pagezero(void *page)
3284 #if defined(I686_CPU)
3285 if (cpu_class == CPUCLASS_686) {
3286 #if defined(CPU_ENABLE_SSE)
3287 if (cpu_feature & CPUID_SSE2)
3288 sse2_pagezero(page);
3291 i686_pagezero(page);
3294 bzero(page, PAGE_SIZE);
3298 * pmap_zero_page zeros the specified hardware page by mapping
3299 * the page into KVM and using bzero to clear its contents.
3302 pmap_zero_page(vm_page_t m)
3304 struct sysmaps *sysmaps;
3306 sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3307 mtx_lock(&sysmaps->lock);
3308 if (*sysmaps->CMAP2)
3309 panic("pmap_zero_page: CMAP2 busy");
3311 PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | VM_PAGE_TO_MACH(m) | PG_A | PG_M);
3312 pagezero(sysmaps->CADDR2);
3313 PT_SET_MA(sysmaps->CADDR2, 0);
3315 mtx_unlock(&sysmaps->lock);
3319 * pmap_zero_page_area zeros the specified hardware page by mapping
3320 * the page into KVM and using bzero to clear its contents.
3322 * off and size may not cover an area beyond a single hardware page.
3325 pmap_zero_page_area(vm_page_t m, int off, int size)
3327 struct sysmaps *sysmaps;
3329 sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3330 mtx_lock(&sysmaps->lock);
3331 if (*sysmaps->CMAP2)
3332 panic("pmap_zero_page: CMAP2 busy");
3334 PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | VM_PAGE_TO_MACH(m) | PG_A | PG_M);
3336 if (off == 0 && size == PAGE_SIZE)
3337 pagezero(sysmaps->CADDR2);
3339 bzero((char *)sysmaps->CADDR2 + off, size);
3340 PT_SET_MA(sysmaps->CADDR2, 0);
3342 mtx_unlock(&sysmaps->lock);
3346 * pmap_zero_page_idle zeros the specified hardware page by mapping
3347 * the page into KVM and using bzero to clear its contents. This
3348 * is intended to be called from the vm_pagezero process only and
3352 pmap_zero_page_idle(vm_page_t m)
3356 panic("pmap_zero_page: CMAP3 busy");
3358 PT_SET_MA(CADDR3, PG_V | PG_RW | VM_PAGE_TO_MACH(m) | PG_A | PG_M);
3360 PT_SET_MA(CADDR3, 0);
3365 * pmap_copy_page copies the specified (machine independent)
3366 * page by mapping the page into virtual memory and using
3367 * bcopy to copy the page, one machine dependent page at a
3371 pmap_copy_page(vm_page_t src, vm_page_t dst)
3373 struct sysmaps *sysmaps;
3375 sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3376 mtx_lock(&sysmaps->lock);
3377 if (*sysmaps->CMAP1)
3378 panic("pmap_copy_page: CMAP1 busy");
3379 if (*sysmaps->CMAP2)
3380 panic("pmap_copy_page: CMAP2 busy");
3382 PT_SET_MA(sysmaps->CADDR1, PG_V | VM_PAGE_TO_MACH(src) | PG_A);
3383 PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | VM_PAGE_TO_MACH(dst) | PG_A | PG_M);
3384 bcopy(sysmaps->CADDR1, sysmaps->CADDR2, PAGE_SIZE);
3385 PT_SET_MA(sysmaps->CADDR1, 0);
3386 PT_SET_MA(sysmaps->CADDR2, 0);
3388 mtx_unlock(&sysmaps->lock);
3392 * Returns true if the pmap's pv is one of the first
3393 * 16 pvs linked to from this page. This count may
3394 * be changed upwards or downwards in the future; it
3395 * is only necessary that true be returned for a small
3396 * subset of pmaps for proper page aging.
3399 pmap_page_exists_quick(pmap_t pmap, vm_page_t m)
3405 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3406 ("pmap_page_exists_quick: page %p is not managed", m));
3408 vm_page_lock_queues();
3409 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3410 if (PV_PMAP(pv) == pmap) {
3418 vm_page_unlock_queues();
3423 * pmap_page_wired_mappings:
3425 * Return the number of managed mappings to the given physical page
3429 pmap_page_wired_mappings(vm_page_t m)
3437 if ((m->oflags & VPO_UNMANAGED) != 0)
3439 vm_page_lock_queues();
3441 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3444 pte = pmap_pte_quick(pmap, pv->pv_va);
3445 if ((*pte & PG_W) != 0)
3450 vm_page_unlock_queues();
3455 * Returns TRUE if the given page is mapped individually or as part of
3456 * a 4mpage. Otherwise, returns FALSE.
3459 pmap_page_is_mapped(vm_page_t m)
3463 if ((m->oflags & VPO_UNMANAGED) != 0)
3465 vm_page_lock_queues();
3466 rv = !TAILQ_EMPTY(&m->md.pv_list) ||
3467 !TAILQ_EMPTY(&pa_to_pvh(VM_PAGE_TO_PHYS(m))->pv_list);
3468 vm_page_unlock_queues();
3473 * Remove all pages from specified address space
3474 * this aids process exit speeds. Also, this code
3475 * is special cased for current process only, but
3476 * can have the more generic (and slightly slower)
3477 * mode enabled. This is much faster than pmap_remove
3478 * in the case of running down an entire address space.
3481 pmap_remove_pages(pmap_t pmap)
3483 pt_entry_t *pte, tpte;
3484 vm_page_t m, free = NULL;
3486 struct pv_chunk *pc, *npc;
3489 uint32_t inuse, bitmask;
3492 CTR1(KTR_PMAP, "pmap_remove_pages: pmap=%p", pmap);
3494 if (pmap != vmspace_pmap(curthread->td_proc->p_vmspace)) {
3495 printf("warning: pmap_remove_pages called with non-current pmap\n");
3498 vm_page_lock_queues();
3499 KASSERT(pmap_is_current(pmap), ("removing pages from non-current pmap"));
3502 TAILQ_FOREACH_SAFE(pc, &pmap->pm_pvchunk, pc_list, npc) {
3504 for (field = 0; field < _NPCM; field++) {
3505 inuse = (~(pc->pc_map[field])) & pc_freemask[field];
3506 while (inuse != 0) {
3508 bitmask = 1UL << bit;
3509 idx = field * 32 + bit;
3510 pv = &pc->pc_pventry[idx];
3513 pte = vtopte(pv->pv_va);
3514 tpte = *pte ? xpmap_mtop(*pte) : 0;
3518 "TPTE at %p IS ZERO @ VA %08x\n",
3524 * We cannot remove wired pages from a process' mapping at this time
3531 m = PHYS_TO_VM_PAGE(tpte & PG_FRAME);
3532 KASSERT(m->phys_addr == (tpte & PG_FRAME),
3533 ("vm_page_t %p phys_addr mismatch %016jx %016jx",
3534 m, (uintmax_t)m->phys_addr,
3537 KASSERT(m < &vm_page_array[vm_page_array_size],
3538 ("pmap_remove_pages: bad tpte %#jx",
3542 PT_CLEAR_VA(pte, FALSE);
3545 * Update the vm_page_t clean/reference bits.
3550 TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
3551 if (TAILQ_EMPTY(&m->md.pv_list))
3552 vm_page_aflag_clear(m, PGA_WRITEABLE);
3554 pmap_unuse_pt(pmap, pv->pv_va, &free);
3557 PV_STAT(pv_entry_frees++);
3558 PV_STAT(pv_entry_spare++);
3560 pc->pc_map[field] |= bitmask;
3561 pmap->pm_stats.resident_count--;
3566 PV_STAT(pv_entry_spare -= _NPCPV);
3567 PV_STAT(pc_chunk_count--);
3568 PV_STAT(pc_chunk_frees++);
3569 TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
3570 m = PHYS_TO_VM_PAGE(pmap_kextract((vm_offset_t)pc));
3571 pmap_qremove((vm_offset_t)pc, 1);
3572 vm_page_unwire(m, 0);
3574 pmap_ptelist_free(&pv_vafree, (vm_offset_t)pc);
3579 PT_SET_MA(PADDR1, 0);
3582 pmap_invalidate_all(pmap);
3583 vm_page_unlock_queues();
3585 pmap_free_zero_pages(free);
3591 * Return whether or not the specified physical page was modified
3592 * in any physical maps.
3595 pmap_is_modified(vm_page_t m)
3602 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3603 ("pmap_is_modified: page %p is not managed", m));
3607 * If the page is not VPO_BUSY, then PGA_WRITEABLE cannot be
3608 * concurrently set while the object is locked. Thus, if PGA_WRITEABLE
3609 * is clear, no PTEs can have PG_M set.
3611 VM_OBJECT_LOCK_ASSERT(m->object, MA_OWNED);
3612 if ((m->oflags & VPO_BUSY) == 0 &&
3613 (m->aflags & PGA_WRITEABLE) == 0)
3615 vm_page_lock_queues();
3617 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3620 pte = pmap_pte_quick(pmap, pv->pv_va);
3621 rv = (*pte & PG_M) != 0;
3627 PT_SET_MA(PADDR1, 0);
3629 vm_page_unlock_queues();
3634 * pmap_is_prefaultable:
3636 * Return whether or not the specified virtual address is elgible
3640 pmap_is_prefaultable_locked(pmap_t pmap, vm_offset_t addr)
3643 boolean_t rv = FALSE;
3647 if (pmap_is_current(pmap) && *pmap_pde(pmap, addr)) {
3655 pmap_is_prefaultable(pmap_t pmap, vm_offset_t addr)
3660 rv = pmap_is_prefaultable_locked(pmap, addr);
3666 pmap_is_referenced(vm_page_t m)
3673 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3674 ("pmap_is_referenced: page %p is not managed", m));
3676 vm_page_lock_queues();
3678 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3681 pte = pmap_pte_quick(pmap, pv->pv_va);
3682 rv = (*pte & (PG_A | PG_V)) == (PG_A | PG_V);
3688 PT_SET_MA(PADDR1, 0);
3690 vm_page_unlock_queues();
3695 pmap_map_readonly(pmap_t pmap, vm_offset_t va, int len)
3697 int i, npages = round_page(len) >> PAGE_SHIFT;
3698 for (i = 0; i < npages; i++) {
3700 pte = pmap_pte(pmap, (vm_offset_t)(va + i*PAGE_SIZE));
3701 vm_page_lock_queues();
3702 pte_store(pte, xpmap_mtop(*pte & ~(PG_RW|PG_M)));
3703 vm_page_unlock_queues();
3704 PMAP_MARK_PRIV(xpmap_mtop(*pte));
3705 pmap_pte_release(pte);
3710 pmap_map_readwrite(pmap_t pmap, vm_offset_t va, int len)
3712 int i, npages = round_page(len) >> PAGE_SHIFT;
3713 for (i = 0; i < npages; i++) {
3715 pte = pmap_pte(pmap, (vm_offset_t)(va + i*PAGE_SIZE));
3716 PMAP_MARK_UNPRIV(xpmap_mtop(*pte));
3717 vm_page_lock_queues();
3718 pte_store(pte, xpmap_mtop(*pte) | (PG_RW|PG_M));
3719 vm_page_unlock_queues();
3720 pmap_pte_release(pte);
3725 * Clear the write and modified bits in each of the given page's mappings.
3728 pmap_remove_write(vm_page_t m)
3732 pt_entry_t oldpte, *pte;
3734 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3735 ("pmap_remove_write: page %p is not managed", m));
3738 * If the page is not VPO_BUSY, then PGA_WRITEABLE cannot be set by
3739 * another thread while the object is locked. Thus, if PGA_WRITEABLE
3740 * is clear, no page table entries need updating.
3742 VM_OBJECT_LOCK_ASSERT(m->object, MA_OWNED);
3743 if ((m->oflags & VPO_BUSY) == 0 &&
3744 (m->aflags & PGA_WRITEABLE) == 0)
3746 vm_page_lock_queues();
3748 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3751 pte = pmap_pte_quick(pmap, pv->pv_va);
3754 if ((oldpte & PG_RW) != 0) {
3755 vm_paddr_t newpte = oldpte & ~(PG_RW | PG_M);
3758 * Regardless of whether a pte is 32 or 64 bits
3759 * in size, PG_RW and PG_M are among the least
3760 * significant 32 bits.
3762 PT_SET_VA_MA(pte, newpte, TRUE);
3766 if ((oldpte & PG_M) != 0)
3768 pmap_invalidate_page(pmap, pv->pv_va);
3772 vm_page_aflag_clear(m, PGA_WRITEABLE);
3775 PT_SET_MA(PADDR1, 0);
3777 vm_page_unlock_queues();
3781 * pmap_ts_referenced:
3783 * Return a count of reference bits for a page, clearing those bits.
3784 * It is not necessary for every reference bit to be cleared, but it
3785 * is necessary that 0 only be returned when there are truly no
3786 * reference bits set.
3788 * XXX: The exact number of bits to check and clear is a matter that
3789 * should be tested and standardized at some point in the future for
3790 * optimal aging of shared pages.
3793 pmap_ts_referenced(vm_page_t m)
3795 pv_entry_t pv, pvf, pvn;
3800 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3801 ("pmap_ts_referenced: page %p is not managed", m));
3802 vm_page_lock_queues();
3804 if ((pv = TAILQ_FIRST(&m->md.pv_list)) != NULL) {
3807 pvn = TAILQ_NEXT(pv, pv_list);
3808 TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
3809 TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_list);
3812 pte = pmap_pte_quick(pmap, pv->pv_va);
3813 if ((*pte & PG_A) != 0) {
3814 PT_SET_VA_MA(pte, *pte & ~PG_A, FALSE);
3815 pmap_invalidate_page(pmap, pv->pv_va);
3821 } while ((pv = pvn) != NULL && pv != pvf);
3825 PT_SET_MA(PADDR1, 0);
3828 vm_page_unlock_queues();
3833 * Clear the modify bits on the specified physical page.
3836 pmap_clear_modify(vm_page_t m)
3842 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3843 ("pmap_clear_modify: page %p is not managed", m));
3844 VM_OBJECT_LOCK_ASSERT(m->object, MA_OWNED);
3845 KASSERT((m->oflags & VPO_BUSY) == 0,
3846 ("pmap_clear_modify: page %p is busy", m));
3849 * If the page is not PGA_WRITEABLE, then no PTEs can have PG_M set.
3850 * If the object containing the page is locked and the page is not
3851 * VPO_BUSY, then PGA_WRITEABLE cannot be concurrently set.
3853 if ((m->aflags & PGA_WRITEABLE) == 0)
3855 vm_page_lock_queues();
3857 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3860 pte = pmap_pte_quick(pmap, pv->pv_va);
3861 if ((*pte & PG_M) != 0) {
3863 * Regardless of whether a pte is 32 or 64 bits
3864 * in size, PG_M is among the least significant
3867 PT_SET_VA_MA(pte, *pte & ~PG_M, FALSE);
3868 pmap_invalidate_page(pmap, pv->pv_va);
3873 vm_page_unlock_queues();
3877 * pmap_clear_reference:
3879 * Clear the reference bit on the specified physical page.
3882 pmap_clear_reference(vm_page_t m)
3888 KASSERT((m->oflags & VPO_UNMANAGED) == 0,
3889 ("pmap_clear_reference: page %p is not managed", m));
3890 vm_page_lock_queues();
3892 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3895 pte = pmap_pte_quick(pmap, pv->pv_va);
3896 if ((*pte & PG_A) != 0) {
3898 * Regardless of whether a pte is 32 or 64 bits
3899 * in size, PG_A is among the least significant
3902 PT_SET_VA_MA(pte, *pte & ~PG_A, FALSE);
3903 pmap_invalidate_page(pmap, pv->pv_va);
3908 vm_page_unlock_queues();
3912 * Miscellaneous support routines follow
3916 * Map a set of physical memory pages into the kernel virtual
3917 * address space. Return a pointer to where it is mapped. This
3918 * routine is intended to be used for mapping device memory,
3922 pmap_mapdev_attr(vm_paddr_t pa, vm_size_t size, int mode)
3924 vm_offset_t va, offset;
3927 offset = pa & PAGE_MASK;
3928 size = roundup(offset + size, PAGE_SIZE);
3931 if (pa < KERNLOAD && pa + size <= KERNLOAD)
3934 va = kmem_alloc_nofault(kernel_map, size);
3936 panic("pmap_mapdev: Couldn't alloc kernel virtual memory");
3938 for (tmpsize = 0; tmpsize < size; tmpsize += PAGE_SIZE)
3939 pmap_kenter_attr(va + tmpsize, pa + tmpsize, mode);
3940 pmap_invalidate_range(kernel_pmap, va, va + tmpsize);
3941 pmap_invalidate_cache_range(va, va + size);
3942 return ((void *)(va + offset));
3946 pmap_mapdev(vm_paddr_t pa, vm_size_t size)
3949 return (pmap_mapdev_attr(pa, size, PAT_UNCACHEABLE));
3953 pmap_mapbios(vm_paddr_t pa, vm_size_t size)
3956 return (pmap_mapdev_attr(pa, size, PAT_WRITE_BACK));
3960 pmap_unmapdev(vm_offset_t va, vm_size_t size)
3962 vm_offset_t base, offset, tmpva;
3964 if (va >= KERNBASE && va + size <= KERNBASE + KERNLOAD)
3966 base = trunc_page(va);
3967 offset = va & PAGE_MASK;
3968 size = roundup(offset + size, PAGE_SIZE);
3970 for (tmpva = base; tmpva < (base + size); tmpva += PAGE_SIZE)
3971 pmap_kremove(tmpva);
3972 pmap_invalidate_range(kernel_pmap, va, tmpva);
3974 kmem_free(kernel_map, base, size);
3978 * Sets the memory attribute for the specified page.
3981 pmap_page_set_memattr(vm_page_t m, vm_memattr_t ma)
3983 struct sysmaps *sysmaps;
3984 vm_offset_t sva, eva;
3986 m->md.pat_mode = ma;
3987 if ((m->flags & PG_FICTITIOUS) != 0)
3991 * If "m" is a normal page, flush it from the cache.
3992 * See pmap_invalidate_cache_range().
3994 * First, try to find an existing mapping of the page by sf
3995 * buffer. sf_buf_invalidate_cache() modifies mapping and
3996 * flushes the cache.
3998 if (sf_buf_invalidate_cache(m))
4002 * If page is not mapped by sf buffer, but CPU does not
4003 * support self snoop, map the page transient and do
4004 * invalidation. In the worst case, whole cache is flushed by
4005 * pmap_invalidate_cache_range().
4007 if ((cpu_feature & (CPUID_SS|CPUID_CLFSH)) == CPUID_CLFSH) {
4008 sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
4009 mtx_lock(&sysmaps->lock);
4010 if (*sysmaps->CMAP2)
4011 panic("pmap_page_set_memattr: CMAP2 busy");
4013 PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW |
4014 VM_PAGE_TO_MACH(m) | PG_A | PG_M |
4015 pmap_cache_bits(m->md.pat_mode, 0));
4016 invlcaddr(sysmaps->CADDR2);
4017 sva = (vm_offset_t)sysmaps->CADDR2;
4018 eva = sva + PAGE_SIZE;
4020 sva = eva = 0; /* gcc */
4021 pmap_invalidate_cache_range(sva, eva);
4023 PT_SET_MA(sysmaps->CADDR2, 0);
4025 mtx_unlock(&sysmaps->lock);
4030 pmap_change_attr(va, size, mode)
4035 vm_offset_t base, offset, tmpva;
4041 base = trunc_page(va);
4042 offset = va & PAGE_MASK;
4043 size = roundup(offset + size, PAGE_SIZE);
4045 /* Only supported on kernel virtual addresses. */
4046 if (base <= VM_MAXUSER_ADDRESS)
4049 /* 4MB pages and pages that aren't mapped aren't supported. */
4050 for (tmpva = base; tmpva < (base + size); tmpva += PAGE_SIZE) {
4051 pde = pmap_pde(kernel_pmap, tmpva);
4054 if ((*pde & PG_V) == 0)
4057 if ((*pte & PG_V) == 0)
4064 * Ok, all the pages exist and are 4k, so run through them updating
4067 for (tmpva = base; size > 0; ) {
4068 pte = vtopte(tmpva);
4071 * The cache mode bits are all in the low 32-bits of the
4072 * PTE, so we can just spin on updating the low 32-bits.
4075 opte = *(u_int *)pte;
4076 npte = opte & ~(PG_PTE_PAT | PG_NC_PCD | PG_NC_PWT);
4077 npte |= pmap_cache_bits(mode, 0);
4078 PT_SET_VA_MA(pte, npte, TRUE);
4079 } while (npte != opte && (*pte != npte));
4087 * Flush CPU caches to make sure any data isn't cached that shouldn't
4091 pmap_invalidate_range(kernel_pmap, base, tmpva);
4092 pmap_invalidate_cache_range(base, tmpva);
4098 * perform the pmap work for mincore
4101 pmap_mincore(pmap_t pmap, vm_offset_t addr, vm_paddr_t *locked_pa)
4103 pt_entry_t *ptep, pte;
4109 ptep = pmap_pte(pmap, addr);
4110 pte = (ptep != NULL) ? PT_GET(ptep) : 0;
4111 pmap_pte_release(ptep);
4113 if ((pte & PG_V) != 0) {
4114 val |= MINCORE_INCORE;
4115 if ((pte & (PG_M | PG_RW)) == (PG_M | PG_RW))
4116 val |= MINCORE_MODIFIED | MINCORE_MODIFIED_OTHER;
4117 if ((pte & PG_A) != 0)
4118 val |= MINCORE_REFERENCED | MINCORE_REFERENCED_OTHER;
4120 if ((val & (MINCORE_MODIFIED_OTHER | MINCORE_REFERENCED_OTHER)) !=
4121 (MINCORE_MODIFIED_OTHER | MINCORE_REFERENCED_OTHER) &&
4122 (pte & (PG_MANAGED | PG_V)) == (PG_MANAGED | PG_V)) {
4123 pa = pte & PG_FRAME;
4124 /* Ensure that "PHYS_TO_VM_PAGE(pa)->object" doesn't change. */
4125 if (vm_page_pa_tryrelock(pmap, pa, locked_pa))
4128 PA_UNLOCK_COND(*locked_pa);
4134 pmap_activate(struct thread *td)
4136 pmap_t pmap, oldpmap;
4141 pmap = vmspace_pmap(td->td_proc->p_vmspace);
4142 oldpmap = PCPU_GET(curpmap);
4143 cpuid = PCPU_GET(cpuid);
4145 CPU_CLR_ATOMIC(cpuid, &oldpmap->pm_active);
4146 CPU_SET_ATOMIC(cpuid, &pmap->pm_active);
4148 CPU_CLR(cpuid, &oldpmap->pm_active);
4149 CPU_SET(cpuid, &pmap->pm_active);
4152 cr3 = vtophys(pmap->pm_pdpt);
4154 cr3 = vtophys(pmap->pm_pdir);
4157 * pmap_activate is for the current thread on the current cpu
4159 td->td_pcb->pcb_cr3 = cr3;
4162 PCPU_SET(curpmap, pmap);
4167 pmap_sync_icache(pmap_t pm, vm_offset_t va, vm_size_t sz)
4172 * Increase the starting virtual address of the given mapping if a
4173 * different alignment might result in more superpage mappings.
4176 pmap_align_superpage(vm_object_t object, vm_ooffset_t offset,
4177 vm_offset_t *addr, vm_size_t size)
4179 vm_offset_t superpage_offset;
4183 if (object != NULL && (object->flags & OBJ_COLORED) != 0)
4184 offset += ptoa(object->pg_color);
4185 superpage_offset = offset & PDRMASK;
4186 if (size - ((NBPDR - superpage_offset) & PDRMASK) < NBPDR ||
4187 (*addr & PDRMASK) == superpage_offset)
4189 if ((*addr & PDRMASK) < superpage_offset)
4190 *addr = (*addr & ~PDRMASK) + superpage_offset;
4192 *addr = ((*addr + PDRMASK) & ~PDRMASK) + superpage_offset;
4199 int i, pdir, offset;
4204 * We need to remove the recursive mapping structure from all
4205 * our pmaps so that Xen doesn't get confused when it restores
4206 * the page tables. The recursive map lives at page directory
4207 * index PTDPTDI. We assume that the suspend code has stopped
4208 * the other vcpus (if any).
4210 LIST_FOREACH(pmap, &allpmaps, pm_list) {
4211 for (i = 0; i < 4; i++) {
4213 * Figure out which page directory (L2) page
4214 * contains this bit of the recursive map and
4215 * the offset within that page of the map
4218 pdir = (PTDPTDI + i) / NPDEPG;
4219 offset = (PTDPTDI + i) % NPDEPG;
4220 pdirma = pmap->pm_pdpt[pdir] & PG_FRAME;
4221 mu[i].ptr = pdirma + offset * sizeof(pd_entry_t);
4224 HYPERVISOR_mmu_update(mu, 4, NULL, DOMID_SELF);
4232 int i, pdir, offset;
4237 * Restore the recursive map that we removed on suspend.
4239 LIST_FOREACH(pmap, &allpmaps, pm_list) {
4240 for (i = 0; i < 4; i++) {
4242 * Figure out which page directory (L2) page
4243 * contains this bit of the recursive map and
4244 * the offset within that page of the map
4247 pdir = (PTDPTDI + i) / NPDEPG;
4248 offset = (PTDPTDI + i) % NPDEPG;
4249 pdirma = pmap->pm_pdpt[pdir] & PG_FRAME;
4250 mu[i].ptr = pdirma + offset * sizeof(pd_entry_t);
4251 mu[i].val = (pmap->pm_pdpt[i] & PG_FRAME) | PG_V;
4253 HYPERVISOR_mmu_update(mu, 4, NULL, DOMID_SELF);
4257 #if defined(PMAP_DEBUG)
4258 pmap_pid_dump(int pid)
4265 sx_slock(&allproc_lock);
4266 FOREACH_PROC_IN_SYSTEM(p) {
4267 if (p->p_pid != pid)
4273 pmap = vmspace_pmap(p->p_vmspace);
4274 for (i = 0; i < NPDEPTD; i++) {
4277 vm_offset_t base = i << PDRSHIFT;
4279 pde = &pmap->pm_pdir[i];
4280 if (pde && pmap_pde_v(pde)) {
4281 for (j = 0; j < NPTEPG; j++) {
4282 vm_offset_t va = base + (j << PAGE_SHIFT);
4283 if (va >= (vm_offset_t) VM_MIN_KERNEL_ADDRESS) {
4288 sx_sunlock(&allproc_lock);
4291 pte = pmap_pte(pmap, va);
4292 if (pte && pmap_pte_v(pte)) {
4296 m = PHYS_TO_VM_PAGE(pa & PG_FRAME);
4297 printf("va: 0x%x, pt: 0x%x, h: %d, w: %d, f: 0x%x",
4298 va, pa, m->hold_count, m->wire_count, m->flags);
4313 sx_sunlock(&allproc_lock);
4320 static void pads(pmap_t pm);
4321 void pmap_pvdump(vm_paddr_t pa);
4323 /* print address space of pmap*/
4331 if (pm == kernel_pmap)
4333 for (i = 0; i < NPDEPTD; i++)
4335 for (j = 0; j < NPTEPG; j++) {
4336 va = (i << PDRSHIFT) + (j << PAGE_SHIFT);
4337 if (pm == kernel_pmap && va < KERNBASE)
4339 if (pm != kernel_pmap && va > UPT_MAX_ADDRESS)
4341 ptep = pmap_pte(pm, va);
4342 if (pmap_pte_v(ptep))
4343 printf("%x:%x ", va, *ptep);
4349 pmap_pvdump(vm_paddr_t pa)
4355 printf("pa %x", pa);
4356 m = PHYS_TO_VM_PAGE(pa);
4357 TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
4359 printf(" -> pmap %p, va %x", (void *)pmap, pv->pv_va);