]> CyberLeo.Net >> Repos - FreeBSD/releng/10.0.git/blob - sys/dev/drm/savage_drv.h
- Copy stable/10 (r259064) to releng/10.0 as part of the
[FreeBSD/releng/10.0.git] / sys / dev / drm / savage_drv.h
1 /* savage_drv.h -- Private header for the savage driver */
2 /*-
3  * Copyright 2004  Felix Kuehling
4  * All Rights Reserved.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sub license,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the
14  * next paragraph) shall be included in all copies or substantial portions
15  * of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
20  * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
21  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
22  * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24  */
25
26 #include <sys/cdefs.h>
27 __FBSDID("$FreeBSD$");
28
29 #ifndef __SAVAGE_DRV_H__
30 #define __SAVAGE_DRV_H__
31
32 #define DRIVER_AUTHOR   "Felix Kuehling"
33
34 #define DRIVER_NAME     "savage"
35 #define DRIVER_DESC     "Savage3D/MX/IX, Savage4, SuperSavage, Twister, ProSavage[DDR]"
36 #define DRIVER_DATE     "20050313"
37
38 #define DRIVER_MAJOR            2
39 #define DRIVER_MINOR            4
40 #define DRIVER_PATCHLEVEL       1
41 /* Interface history:
42  *
43  * 1.x   The DRM driver from the VIA/S3 code drop, basically a dummy
44  * 2.0   The first real DRM
45  * 2.1   Scissors registers managed by the DRM, 3D operations clipped by
46  *       cliprects of the cmdbuf ioctl
47  * 2.2   Implemented SAVAGE_CMD_DMA_IDX and SAVAGE_CMD_VB_IDX
48  * 2.3   Event counters used by BCI_EVENT_EMIT/WAIT ioctls are now 32 bits
49  *       wide and thus very long lived (unlikely to ever wrap). The size
50  *       in the struct was 32 bits before, but only 16 bits were used
51  * 2.4   Implemented command DMA. Now drm_savage_init_t.cmd_dma_offset is
52  *       actually used
53  */
54
55 typedef struct drm_savage_age {
56         uint16_t event;
57         unsigned int wrap;
58 } drm_savage_age_t;
59
60 typedef struct drm_savage_buf_priv {
61         struct drm_savage_buf_priv *next;
62         struct drm_savage_buf_priv *prev;
63         drm_savage_age_t age;
64         struct drm_buf *buf;
65 } drm_savage_buf_priv_t;
66
67 typedef struct drm_savage_dma_page {
68         drm_savage_age_t age;
69         unsigned int used, flushed;
70 } drm_savage_dma_page_t;
71 #define SAVAGE_DMA_PAGE_SIZE 1024 /* in dwords */
72 /* Fake DMA buffer size in bytes. 4 pages. Allows a maximum command
73  * size of 16kbytes or 4k entries. Minimum requirement would be
74  * 10kbytes for 255 40-byte vertices in one drawing command. */
75 #define SAVAGE_FAKE_DMA_SIZE (SAVAGE_DMA_PAGE_SIZE*4*4)
76
77 /* interesting bits of hardware state that are saved in dev_priv */
78 typedef union {
79         struct drm_savage_common_state {
80                 uint32_t vbaddr;
81         } common;
82         struct {
83                 unsigned char pad[sizeof(struct drm_savage_common_state)];
84                 uint32_t texctrl, texaddr;
85                 uint32_t scstart, new_scstart;
86                 uint32_t scend, new_scend;
87         } s3d;
88         struct {
89                 unsigned char pad[sizeof(struct drm_savage_common_state)];
90                 uint32_t texdescr, texaddr0, texaddr1;
91                 uint32_t drawctrl0, new_drawctrl0;
92                 uint32_t drawctrl1, new_drawctrl1;
93         } s4;
94 } drm_savage_state_t;
95
96 /* these chip tags should match the ones in the 2D driver in savage_regs.h. */
97 enum savage_family {
98         S3_UNKNOWN = 0,
99         S3_SAVAGE3D,
100         S3_SAVAGE_MX,
101         S3_SAVAGE4,
102         S3_PROSAVAGE,
103         S3_TWISTER,
104         S3_PROSAVAGEDDR,
105         S3_SUPERSAVAGE,
106         S3_SAVAGE2000,
107         S3_LAST
108 };
109
110 extern struct drm_ioctl_desc savage_ioctls[];
111 extern int savage_max_ioctl;
112
113 #define S3_SAVAGE3D_SERIES(chip)  ((chip>=S3_SAVAGE3D) && (chip<=S3_SAVAGE_MX))
114
115 #define S3_SAVAGE4_SERIES(chip)  ((chip==S3_SAVAGE4)            \
116                                   || (chip==S3_PROSAVAGE)       \
117                                   || (chip==S3_TWISTER)         \
118                                   || (chip==S3_PROSAVAGEDDR))
119
120 #define S3_SAVAGE_MOBILE_SERIES(chip)   ((chip==S3_SAVAGE_MX) || (chip==S3_SUPERSAVAGE))
121
122 #define S3_SAVAGE_SERIES(chip)    ((chip>=S3_SAVAGE3D) && (chip<=S3_SAVAGE2000))
123
124 #define S3_MOBILE_TWISTER_SERIES(chip)   ((chip==S3_TWISTER)    \
125                                           ||(chip==S3_PROSAVAGEDDR))
126
127 /* flags */
128 #define SAVAGE_IS_AGP 1
129
130 typedef struct drm_savage_private {
131         drm_savage_sarea_t *sarea_priv;
132
133         drm_savage_buf_priv_t head, tail;
134
135         /* who am I? */
136         enum savage_family chipset;
137
138         unsigned int cob_size;
139         unsigned int bci_threshold_lo, bci_threshold_hi;
140         unsigned int dma_type;
141
142         /* frame buffer layout */
143         unsigned int fb_bpp;
144         unsigned int front_offset, front_pitch;
145         unsigned int back_offset, back_pitch;
146         unsigned int depth_bpp;
147         unsigned int depth_offset, depth_pitch;
148
149         /* bitmap descriptors for swap and clear */
150         unsigned int front_bd, back_bd, depth_bd;
151
152         /* local textures */
153         unsigned int texture_offset;
154         unsigned int texture_size;
155
156         /* memory regions in physical memory */
157         drm_local_map_t *sarea;
158         drm_local_map_t *mmio;
159         drm_local_map_t *fb;
160         drm_local_map_t *aperture;
161         drm_local_map_t *status;
162         drm_local_map_t *agp_textures;
163         drm_local_map_t *cmd_dma;
164         drm_local_map_t fake_dma;
165
166         struct {
167                 int handle;
168                 unsigned long base, size;
169         } mtrr[3];
170
171         /* BCI and status-related stuff */
172         volatile uint32_t *status_ptr, *bci_ptr;
173         uint32_t status_used_mask;
174         uint16_t event_counter;
175         unsigned int event_wrap;
176
177         /* Savage4 command DMA */
178         drm_savage_dma_page_t *dma_pages;
179         unsigned int nr_dma_pages, first_dma_page, current_dma_page;
180         drm_savage_age_t last_dma_age;
181
182         /* saved hw state for global/local check on S3D */
183         uint32_t hw_draw_ctrl, hw_zbuf_ctrl;
184         /* and for scissors (global, so don't emit if not changed) */
185         uint32_t hw_scissors_start, hw_scissors_end;
186
187         drm_savage_state_t state;
188
189         /* after emitting a wait cmd Savage3D needs 63 nops before next DMA */
190         unsigned int waiting;
191
192         /* config/hardware-dependent function pointers */
193         int (*wait_fifo)(struct drm_savage_private *dev_priv, unsigned int n);
194         int (*wait_evnt)(struct drm_savage_private *dev_priv, uint16_t e);
195         /* Err, there is a macro wait_event in include/linux/wait.h.
196          * Avoid unwanted macro expansion. */
197         void (*emit_clip_rect)(struct drm_savage_private *dev_priv,
198                                const struct drm_clip_rect *pbox);
199         void (*dma_flush)(struct drm_savage_private *dev_priv);
200 } drm_savage_private_t;
201
202 /* ioctls */
203 extern int savage_bci_cmdbuf(struct drm_device *dev, void *data, struct drm_file *file_priv);
204 extern int savage_bci_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
205
206 /* BCI functions */
207 extern uint16_t savage_bci_emit_event(drm_savage_private_t *dev_priv,
208                                       unsigned int flags);
209 extern void savage_freelist_put(struct drm_device *dev, struct drm_buf *buf);
210 extern void savage_dma_reset(drm_savage_private_t *dev_priv);
211 extern void savage_dma_wait(drm_savage_private_t *dev_priv, unsigned int page);
212 extern uint32_t *savage_dma_alloc(drm_savage_private_t *dev_priv,
213                                   unsigned int n);
214 extern int savage_driver_load(struct drm_device *dev, unsigned long chipset);
215 extern int savage_driver_firstopen(struct drm_device *dev);
216 extern void savage_driver_lastclose(struct drm_device *dev);
217 extern int savage_driver_unload(struct drm_device *dev);
218 extern void savage_reclaim_buffers(struct drm_device *dev,
219                                    struct drm_file *file_priv);
220
221 /* state functions */
222 extern void savage_emit_clip_rect_s3d(drm_savage_private_t *dev_priv,
223                                       const struct drm_clip_rect *pbox);
224 extern void savage_emit_clip_rect_s4(drm_savage_private_t *dev_priv,
225                                      const struct drm_clip_rect *pbox);
226
227 #define SAVAGE_FB_SIZE_S3       0x01000000      /*  16MB */
228 #define SAVAGE_FB_SIZE_S4       0x02000000      /*  32MB */
229 #define SAVAGE_MMIO_SIZE        0x00080000      /* 512kB */
230 #define SAVAGE_APERTURE_OFFSET  0x02000000      /*  32MB */
231 #define SAVAGE_APERTURE_SIZE    0x05000000      /* 5 tiled surfaces, 16MB each */
232
233 #define SAVAGE_BCI_OFFSET       0x00010000      /* offset of the BCI region
234                                                  * inside the MMIO region */
235 #define SAVAGE_BCI_FIFO_SIZE    32              /* number of entries in on-chip
236                                                  * BCI FIFO */
237
238 /*
239  * MMIO registers
240  */
241 #define SAVAGE_STATUS_WORD0             0x48C00
242 #define SAVAGE_STATUS_WORD1             0x48C04
243 #define SAVAGE_ALT_STATUS_WORD0         0x48C60
244
245 #define SAVAGE_FIFO_USED_MASK_S3D       0x0001ffff
246 #define SAVAGE_FIFO_USED_MASK_S4        0x001fffff
247
248 /* Copied from savage_bci.h in the 2D driver with some renaming. */
249
250 /* Bitmap descriptors */
251 #define SAVAGE_BD_STRIDE_SHIFT 0
252 #define SAVAGE_BD_BPP_SHIFT   16
253 #define SAVAGE_BD_TILE_SHIFT  24
254 #define SAVAGE_BD_BW_DISABLE  (1<<28)
255 /* common: */
256 #define SAVAGE_BD_TILE_LINEAR           0
257 /* savage4, MX, IX, 3D */
258 #define SAVAGE_BD_TILE_16BPP            2
259 #define SAVAGE_BD_TILE_32BPP            3
260 /* twister, prosavage, DDR, supersavage, 2000 */
261 #define SAVAGE_BD_TILE_DEST             1
262 #define SAVAGE_BD_TILE_TEXTURE          2
263 /* GBD - BCI enable */
264 /* savage4, MX, IX, 3D */
265 #define SAVAGE_GBD_BCI_ENABLE                    8
266 /* twister, prosavage, DDR, supersavage, 2000 */
267 #define SAVAGE_GBD_BCI_ENABLE_TWISTER            0
268
269 #define SAVAGE_GBD_BIG_ENDIAN                    4
270 #define SAVAGE_GBD_LITTLE_ENDIAN                 0
271 #define SAVAGE_GBD_64                            1
272
273 /*  Global Bitmap Descriptor */
274 #define SAVAGE_BCI_GLB_BD_LOW             0x8168
275 #define SAVAGE_BCI_GLB_BD_HIGH            0x816C
276
277 /*
278  * BCI registers
279  */
280 /* Savage4/Twister/ProSavage 3D registers */
281 #define SAVAGE_DRAWLOCALCTRL_S4         0x1e
282 #define SAVAGE_TEXPALADDR_S4            0x1f
283 #define SAVAGE_TEXCTRL0_S4              0x20
284 #define SAVAGE_TEXCTRL1_S4              0x21
285 #define SAVAGE_TEXADDR0_S4              0x22
286 #define SAVAGE_TEXADDR1_S4              0x23
287 #define SAVAGE_TEXBLEND0_S4             0x24
288 #define SAVAGE_TEXBLEND1_S4             0x25
289 #define SAVAGE_TEXXPRCLR_S4             0x26 /* never used */
290 #define SAVAGE_TEXDESCR_S4              0x27
291 #define SAVAGE_FOGTABLE_S4              0x28
292 #define SAVAGE_FOGCTRL_S4               0x30
293 #define SAVAGE_STENCILCTRL_S4           0x31
294 #define SAVAGE_ZBUFCTRL_S4              0x32
295 #define SAVAGE_ZBUFOFF_S4               0x33
296 #define SAVAGE_DESTCTRL_S4              0x34
297 #define SAVAGE_DRAWCTRL0_S4             0x35
298 #define SAVAGE_DRAWCTRL1_S4             0x36
299 #define SAVAGE_ZWATERMARK_S4            0x37
300 #define SAVAGE_DESTTEXRWWATERMARK_S4    0x38
301 #define SAVAGE_TEXBLENDCOLOR_S4         0x39
302 /* Savage3D/MX/IX 3D registers */
303 #define SAVAGE_TEXPALADDR_S3D           0x18
304 #define SAVAGE_TEXXPRCLR_S3D            0x19 /* never used */
305 #define SAVAGE_TEXADDR_S3D              0x1A
306 #define SAVAGE_TEXDESCR_S3D             0x1B
307 #define SAVAGE_TEXCTRL_S3D              0x1C
308 #define SAVAGE_FOGTABLE_S3D             0x20
309 #define SAVAGE_FOGCTRL_S3D              0x30
310 #define SAVAGE_DRAWCTRL_S3D             0x31
311 #define SAVAGE_ZBUFCTRL_S3D             0x32
312 #define SAVAGE_ZBUFOFF_S3D              0x33
313 #define SAVAGE_DESTCTRL_S3D             0x34
314 #define SAVAGE_SCSTART_S3D              0x35
315 #define SAVAGE_SCEND_S3D                0x36
316 #define SAVAGE_ZWATERMARK_S3D           0x37
317 #define SAVAGE_DESTTEXRWWATERMARK_S3D   0x38
318 /* common stuff */
319 #define SAVAGE_VERTBUFADDR              0x3e
320 #define SAVAGE_BITPLANEWTMASK           0xd7
321 #define SAVAGE_DMABUFADDR               0x51
322
323 /* texture enable bits (needed for tex addr checking) */
324 #define SAVAGE_TEXCTRL_TEXEN_MASK       0x00010000 /* S3D */
325 #define SAVAGE_TEXDESCR_TEX0EN_MASK     0x02000000 /* S4 */
326 #define SAVAGE_TEXDESCR_TEX1EN_MASK     0x04000000 /* S4 */
327
328 /* Global fields in Savage4/Twister/ProSavage 3D registers:
329  *
330  * All texture registers and DrawLocalCtrl are local. All other
331  * registers are global. */
332
333 /* Global fields in Savage3D/MX/IX 3D registers:
334  *
335  * All texture registers are local. DrawCtrl and ZBufCtrl are
336  * partially local. All other registers are global.
337  *
338  * DrawCtrl global fields: cullMode, alphaTestCmpFunc, alphaTestEn, alphaRefVal
339  * ZBufCtrl global fields: zCmpFunc, zBufEn
340  */
341 #define SAVAGE_DRAWCTRL_S3D_GLOBAL      0x03f3c00c
342 #define SAVAGE_ZBUFCTRL_S3D_GLOBAL      0x00000027
343
344 /* Masks for scissor bits (drawCtrl[01] on s4, scissorStart/End on s3d)
345  */
346 #define SAVAGE_SCISSOR_MASK_S4          0x00fff7ff
347 #define SAVAGE_SCISSOR_MASK_S3D         0x07ff07ff
348
349 /*
350  * BCI commands
351  */
352 #define BCI_CMD_NOP                  0x40000000
353 #define BCI_CMD_RECT                 0x48000000
354 #define BCI_CMD_RECT_XP              0x01000000
355 #define BCI_CMD_RECT_YP              0x02000000
356 #define BCI_CMD_SCANLINE             0x50000000
357 #define BCI_CMD_LINE                 0x5C000000
358 #define BCI_CMD_LINE_LAST_PIXEL      0x58000000
359 #define BCI_CMD_BYTE_TEXT            0x63000000
360 #define BCI_CMD_NT_BYTE_TEXT         0x67000000
361 #define BCI_CMD_BIT_TEXT             0x6C000000
362 #define BCI_CMD_GET_ROP(cmd)         (((cmd) >> 16) & 0xFF)
363 #define BCI_CMD_SET_ROP(cmd, rop)    ((cmd) |= ((rop & 0xFF) << 16))
364 #define BCI_CMD_SEND_COLOR           0x00008000
365
366 #define BCI_CMD_CLIP_NONE            0x00000000
367 #define BCI_CMD_CLIP_CURRENT         0x00002000
368 #define BCI_CMD_CLIP_LR              0x00004000
369 #define BCI_CMD_CLIP_NEW             0x00006000
370
371 #define BCI_CMD_DEST_GBD             0x00000000
372 #define BCI_CMD_DEST_PBD             0x00000800
373 #define BCI_CMD_DEST_PBD_NEW         0x00000C00
374 #define BCI_CMD_DEST_SBD             0x00001000
375 #define BCI_CMD_DEST_SBD_NEW         0x00001400
376
377 #define BCI_CMD_SRC_TRANSPARENT      0x00000200
378 #define BCI_CMD_SRC_SOLID            0x00000000
379 #define BCI_CMD_SRC_GBD              0x00000020
380 #define BCI_CMD_SRC_COLOR            0x00000040
381 #define BCI_CMD_SRC_MONO             0x00000060
382 #define BCI_CMD_SRC_PBD_COLOR        0x00000080
383 #define BCI_CMD_SRC_PBD_MONO         0x000000A0
384 #define BCI_CMD_SRC_PBD_COLOR_NEW    0x000000C0
385 #define BCI_CMD_SRC_PBD_MONO_NEW     0x000000E0
386 #define BCI_CMD_SRC_SBD_COLOR        0x00000100
387 #define BCI_CMD_SRC_SBD_MONO         0x00000120
388 #define BCI_CMD_SRC_SBD_COLOR_NEW    0x00000140
389 #define BCI_CMD_SRC_SBD_MONO_NEW     0x00000160
390
391 #define BCI_CMD_PAT_TRANSPARENT      0x00000010
392 #define BCI_CMD_PAT_NONE             0x00000000
393 #define BCI_CMD_PAT_COLOR            0x00000002
394 #define BCI_CMD_PAT_MONO             0x00000003
395 #define BCI_CMD_PAT_PBD_COLOR        0x00000004
396 #define BCI_CMD_PAT_PBD_MONO         0x00000005
397 #define BCI_CMD_PAT_PBD_COLOR_NEW    0x00000006
398 #define BCI_CMD_PAT_PBD_MONO_NEW     0x00000007
399 #define BCI_CMD_PAT_SBD_COLOR        0x00000008
400 #define BCI_CMD_PAT_SBD_MONO         0x00000009
401 #define BCI_CMD_PAT_SBD_COLOR_NEW    0x0000000A
402 #define BCI_CMD_PAT_SBD_MONO_NEW     0x0000000B
403
404 #define BCI_BD_BW_DISABLE            0x10000000
405 #define BCI_BD_TILE_MASK             0x03000000
406 #define BCI_BD_TILE_NONE             0x00000000
407 #define BCI_BD_TILE_16               0x02000000
408 #define BCI_BD_TILE_32               0x03000000
409 #define BCI_BD_GET_BPP(bd)           (((bd) >> 16) & 0xFF)
410 #define BCI_BD_SET_BPP(bd, bpp)      ((bd) |= (((bpp) & 0xFF) << 16))
411 #define BCI_BD_GET_STRIDE(bd)        ((bd) & 0xFFFF)
412 #define BCI_BD_SET_STRIDE(bd, st)    ((bd) |= ((st) & 0xFFFF))
413
414 #define BCI_CMD_SET_REGISTER            0x96000000
415
416 #define BCI_CMD_WAIT                    0xC0000000
417 #define BCI_CMD_WAIT_3D                 0x00010000
418 #define BCI_CMD_WAIT_2D                 0x00020000
419
420 #define BCI_CMD_UPDATE_EVENT_TAG        0x98000000
421
422 #define BCI_CMD_DRAW_PRIM               0x80000000
423 #define BCI_CMD_DRAW_INDEXED_PRIM       0x88000000
424 #define BCI_CMD_DRAW_CONT               0x01000000
425 #define BCI_CMD_DRAW_TRILIST            0x00000000
426 #define BCI_CMD_DRAW_TRISTRIP           0x02000000
427 #define BCI_CMD_DRAW_TRIFAN             0x04000000
428 #define BCI_CMD_DRAW_SKIPFLAGS          0x000000ff
429 #define BCI_CMD_DRAW_NO_Z               0x00000001
430 #define BCI_CMD_DRAW_NO_W               0x00000002
431 #define BCI_CMD_DRAW_NO_CD              0x00000004
432 #define BCI_CMD_DRAW_NO_CS              0x00000008
433 #define BCI_CMD_DRAW_NO_U0              0x00000010
434 #define BCI_CMD_DRAW_NO_V0              0x00000020
435 #define BCI_CMD_DRAW_NO_UV0             0x00000030
436 #define BCI_CMD_DRAW_NO_U1              0x00000040
437 #define BCI_CMD_DRAW_NO_V1              0x00000080
438 #define BCI_CMD_DRAW_NO_UV1             0x000000c0
439
440 #define BCI_CMD_DMA                     0xa8000000
441
442 #define BCI_W_H(w, h)                ((((h) << 16) | (w)) & 0x0FFF0FFF)
443 #define BCI_X_Y(x, y)                ((((y) << 16) | (x)) & 0x0FFF0FFF)
444 #define BCI_X_W(x, y)                ((((w) << 16) | (x)) & 0x0FFF0FFF)
445 #define BCI_CLIP_LR(l, r)            ((((r) << 16) | (l)) & 0x0FFF0FFF)
446 #define BCI_CLIP_TL(t, l)            ((((t) << 16) | (l)) & 0x0FFF0FFF)
447 #define BCI_CLIP_BR(b, r)            ((((b) << 16) | (r)) & 0x0FFF0FFF)
448
449 #define BCI_LINE_X_Y(x, y)           (((y) << 16) | ((x) & 0xFFFF))
450 #define BCI_LINE_STEPS(diag, axi)    (((axi) << 16) | ((diag) & 0xFFFF))
451 #define BCI_LINE_MISC(maj, ym, xp, yp, err) \
452         (((maj) & 0x1FFF) | \
453         ((ym) ? 1<<13 : 0) | \
454         ((xp) ? 1<<14 : 0) | \
455         ((yp) ? 1<<15 : 0) | \
456         ((err) << 16))
457
458 /*
459  * common commands
460  */
461 #define BCI_SET_REGISTERS( first, n )                   \
462         BCI_WRITE(BCI_CMD_SET_REGISTER |                \
463                   ((uint32_t)(n) & 0xff) << 16 |        \
464                   ((uint32_t)(first) & 0xffff))
465 #define DMA_SET_REGISTERS( first, n )                   \
466         DMA_WRITE(BCI_CMD_SET_REGISTER |                \
467                   ((uint32_t)(n) & 0xff) << 16 |        \
468                   ((uint32_t)(first) & 0xffff))
469
470 #define BCI_DRAW_PRIMITIVE(n, type, skip)         \
471         BCI_WRITE(BCI_CMD_DRAW_PRIM | (type) | (skip) | \
472                   ((n) << 16))
473 #define DMA_DRAW_PRIMITIVE(n, type, skip)         \
474         DMA_WRITE(BCI_CMD_DRAW_PRIM | (type) | (skip) | \
475                   ((n) << 16))
476
477 #define BCI_DRAW_INDICES_S3D(n, type, i0)         \
478         BCI_WRITE(BCI_CMD_DRAW_INDEXED_PRIM | (type) |  \
479                   ((n) << 16) | (i0))
480
481 #define BCI_DRAW_INDICES_S4(n, type, skip)        \
482         BCI_WRITE(BCI_CMD_DRAW_INDEXED_PRIM | (type) |  \
483                   (skip) | ((n) << 16))
484
485 #define BCI_DMA(n)      \
486         BCI_WRITE(BCI_CMD_DMA | (((n) >> 1) - 1))
487
488 /*
489  * access to MMIO
490  */
491 #define SAVAGE_READ(reg)        DRM_READ32(  dev_priv->mmio, (reg) )
492 #define SAVAGE_WRITE(reg)       DRM_WRITE32( dev_priv->mmio, (reg) )
493
494 /*
495  * access to the burst command interface (BCI)
496  */
497 #define SAVAGE_BCI_DEBUG 1
498
499 #define BCI_LOCALS    volatile uint32_t *bci_ptr;
500
501 #define BEGIN_BCI( n ) do {                     \
502         dev_priv->wait_fifo(dev_priv, (n));     \
503         bci_ptr = dev_priv->bci_ptr;            \
504 } while(0)
505
506 #define BCI_WRITE( val ) *bci_ptr++ = (uint32_t)(val)
507
508 /*
509  * command DMA support
510  */
511 #define SAVAGE_DMA_DEBUG 1
512
513 #define DMA_LOCALS   uint32_t *dma_ptr;
514
515 #define BEGIN_DMA( n ) do {                                             \
516         unsigned int cur = dev_priv->current_dma_page;                  \
517         unsigned int rest = SAVAGE_DMA_PAGE_SIZE -                      \
518                 dev_priv->dma_pages[cur].used;                          \
519         if ((n) > rest) {                                               \
520                 dma_ptr = savage_dma_alloc(dev_priv, (n));              \
521         } else { /* fast path for small allocations */                  \
522                 dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle +       \
523                         cur * SAVAGE_DMA_PAGE_SIZE +                    \
524                         dev_priv->dma_pages[cur].used;                  \
525                 if (dev_priv->dma_pages[cur].used == 0)                 \
526                         savage_dma_wait(dev_priv, cur);                 \
527                 dev_priv->dma_pages[cur].used += (n);                   \
528         }                                                               \
529 } while(0)
530
531 #define DMA_WRITE( val ) *dma_ptr++ = (uint32_t)(val)
532
533 #define DMA_COPY(src, n) do {                                   \
534         memcpy(dma_ptr, (src), (n)*4);                          \
535         dma_ptr += n;                                           \
536 } while(0)
537
538 #if SAVAGE_DMA_DEBUG
539 #define DMA_COMMIT() do {                                               \
540         unsigned int cur = dev_priv->current_dma_page;                  \
541         uint32_t *expected = (uint32_t *)dev_priv->cmd_dma->handle +    \
542                         cur * SAVAGE_DMA_PAGE_SIZE +                    \
543                         dev_priv->dma_pages[cur].used;                  \
544         if (dma_ptr != expected) {                                      \
545                 DRM_ERROR("DMA allocation and use don't match: "        \
546                           "%p != %p\n", expected, dma_ptr);             \
547                 savage_dma_reset(dev_priv);                             \
548         }                                                               \
549 } while(0)
550 #else
551 #define DMA_COMMIT() do {/* nothing */} while(0)
552 #endif
553
554 #define DMA_FLUSH() dev_priv->dma_flush(dev_priv)
555
556 /* Buffer aging via event tag
557  */
558
559 #define UPDATE_EVENT_COUNTER( ) do {                    \
560         if (dev_priv->status_ptr) {                     \
561                 uint16_t count;                         \
562                 /* coordinate with Xserver */           \
563                 count = dev_priv->status_ptr[1023];     \
564                 if (count < dev_priv->event_counter)    \
565                         dev_priv->event_wrap++;         \
566                 dev_priv->event_counter = count;        \
567         }                                               \
568 } while(0)
569
570 #define SET_AGE( age, e, w ) do {       \
571         (age)->event = e;               \
572         (age)->wrap = w;                \
573 } while(0)
574
575 #define TEST_AGE( age, e, w )                           \
576         ( (age)->wrap < (w) || ( (age)->wrap == (w) && (age)->event <= (e) ) )
577
578 #endif /* __SAVAGE_DRV_H__ */